qoriq-clockgen1.dtsi 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * QorIQ clock control device tree stub [ controller @ offset 0xe1000 ]
  3. *
  4. * Copyright 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. clockgen: global-utilities@e1000 {
  35. compatible = "fsl,qoriq-clockgen-1.0";
  36. ranges = <0x0 0xe1000 0x1000>;
  37. reg = <0xe1000 0x1000>;
  38. clock-frequency = <0>;
  39. #address-cells = <1>;
  40. #size-cells = <1>;
  41. #clock-cells = <2>;
  42. sysclk: sysclk {
  43. #clock-cells = <0>;
  44. compatible = "fsl,qoriq-sysclk-1.0", "fixed-clock";
  45. clock-output-names = "sysclk";
  46. };
  47. pll0: pll0@800 {
  48. #clock-cells = <1>;
  49. reg = <0x800 0x4>;
  50. compatible = "fsl,qoriq-core-pll-1.0";
  51. clocks = <&sysclk>;
  52. clock-output-names = "pll0", "pll0-div2";
  53. };
  54. pll1: pll1@820 {
  55. #clock-cells = <1>;
  56. reg = <0x820 0x4>;
  57. compatible = "fsl,qoriq-core-pll-1.0";
  58. clocks = <&sysclk>;
  59. clock-output-names = "pll1", "pll1-div2";
  60. };
  61. mux0: mux0@0 {
  62. #clock-cells = <0>;
  63. reg = <0x0 0x4>;
  64. compatible = "fsl,qoriq-core-mux-1.0";
  65. clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>;
  66. clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2";
  67. clock-output-names = "cmux0";
  68. };
  69. mux1: mux1@20 {
  70. #clock-cells = <0>;
  71. reg = <0x20 0x4>;
  72. compatible = "fsl,qoriq-core-mux-1.0";
  73. clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>;
  74. clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2";
  75. clock-output-names = "cmux1";
  76. };
  77. platform_pll: platform-pll@c00 {
  78. #clock-cells = <1>;
  79. reg = <0xc00 0x4>;
  80. compatible = "fsl,qoriq-platform-pll-1.0";
  81. clocks = <&sysclk>;
  82. clock-output-names = "platform-pll", "platform-pll-div2";
  83. };
  84. };