12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550 |
- /* Simulator instruction semantics for lm32bf.
- THIS FILE IS MACHINE GENERATED WITH CGEN.
- Copyright 1996-2015 Free Software Foundation, Inc.
- This file is part of the GNU simulators.
- This file is free software; you can redistribute it and/or modify
- it under the terms of the GNU General Public License as published by
- the Free Software Foundation; either version 3, or (at your option)
- any later version.
- It is distributed in the hope that it will be useful, but WITHOUT
- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
- or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
- License for more details.
- You should have received a copy of the GNU General Public License along
- with this program; if not, see <http://www.gnu.org/licenses/>.
- */
- #ifdef DEFINE_LABELS
- /* The labels have the case they have because the enum of insn types
- is all uppercase and in the non-stdc case the insn symbol is built
- into the enum name. */
- static struct {
- int index;
- void *label;
- } labels[] = {
- { LM32BF_INSN_X_INVALID, && case_sem_INSN_X_INVALID },
- { LM32BF_INSN_X_AFTER, && case_sem_INSN_X_AFTER },
- { LM32BF_INSN_X_BEFORE, && case_sem_INSN_X_BEFORE },
- { LM32BF_INSN_X_CTI_CHAIN, && case_sem_INSN_X_CTI_CHAIN },
- { LM32BF_INSN_X_CHAIN, && case_sem_INSN_X_CHAIN },
- { LM32BF_INSN_X_BEGIN, && case_sem_INSN_X_BEGIN },
- { LM32BF_INSN_ADD, && case_sem_INSN_ADD },
- { LM32BF_INSN_ADDI, && case_sem_INSN_ADDI },
- { LM32BF_INSN_AND, && case_sem_INSN_AND },
- { LM32BF_INSN_ANDI, && case_sem_INSN_ANDI },
- { LM32BF_INSN_ANDHII, && case_sem_INSN_ANDHII },
- { LM32BF_INSN_B, && case_sem_INSN_B },
- { LM32BF_INSN_BI, && case_sem_INSN_BI },
- { LM32BF_INSN_BE, && case_sem_INSN_BE },
- { LM32BF_INSN_BG, && case_sem_INSN_BG },
- { LM32BF_INSN_BGE, && case_sem_INSN_BGE },
- { LM32BF_INSN_BGEU, && case_sem_INSN_BGEU },
- { LM32BF_INSN_BGU, && case_sem_INSN_BGU },
- { LM32BF_INSN_BNE, && case_sem_INSN_BNE },
- { LM32BF_INSN_CALL, && case_sem_INSN_CALL },
- { LM32BF_INSN_CALLI, && case_sem_INSN_CALLI },
- { LM32BF_INSN_CMPE, && case_sem_INSN_CMPE },
- { LM32BF_INSN_CMPEI, && case_sem_INSN_CMPEI },
- { LM32BF_INSN_CMPG, && case_sem_INSN_CMPG },
- { LM32BF_INSN_CMPGI, && case_sem_INSN_CMPGI },
- { LM32BF_INSN_CMPGE, && case_sem_INSN_CMPGE },
- { LM32BF_INSN_CMPGEI, && case_sem_INSN_CMPGEI },
- { LM32BF_INSN_CMPGEU, && case_sem_INSN_CMPGEU },
- { LM32BF_INSN_CMPGEUI, && case_sem_INSN_CMPGEUI },
- { LM32BF_INSN_CMPGU, && case_sem_INSN_CMPGU },
- { LM32BF_INSN_CMPGUI, && case_sem_INSN_CMPGUI },
- { LM32BF_INSN_CMPNE, && case_sem_INSN_CMPNE },
- { LM32BF_INSN_CMPNEI, && case_sem_INSN_CMPNEI },
- { LM32BF_INSN_DIVU, && case_sem_INSN_DIVU },
- { LM32BF_INSN_LB, && case_sem_INSN_LB },
- { LM32BF_INSN_LBU, && case_sem_INSN_LBU },
- { LM32BF_INSN_LH, && case_sem_INSN_LH },
- { LM32BF_INSN_LHU, && case_sem_INSN_LHU },
- { LM32BF_INSN_LW, && case_sem_INSN_LW },
- { LM32BF_INSN_MODU, && case_sem_INSN_MODU },
- { LM32BF_INSN_MUL, && case_sem_INSN_MUL },
- { LM32BF_INSN_MULI, && case_sem_INSN_MULI },
- { LM32BF_INSN_NOR, && case_sem_INSN_NOR },
- { LM32BF_INSN_NORI, && case_sem_INSN_NORI },
- { LM32BF_INSN_OR, && case_sem_INSN_OR },
- { LM32BF_INSN_ORI, && case_sem_INSN_ORI },
- { LM32BF_INSN_ORHII, && case_sem_INSN_ORHII },
- { LM32BF_INSN_RCSR, && case_sem_INSN_RCSR },
- { LM32BF_INSN_SB, && case_sem_INSN_SB },
- { LM32BF_INSN_SEXTB, && case_sem_INSN_SEXTB },
- { LM32BF_INSN_SEXTH, && case_sem_INSN_SEXTH },
- { LM32BF_INSN_SH, && case_sem_INSN_SH },
- { LM32BF_INSN_SL, && case_sem_INSN_SL },
- { LM32BF_INSN_SLI, && case_sem_INSN_SLI },
- { LM32BF_INSN_SR, && case_sem_INSN_SR },
- { LM32BF_INSN_SRI, && case_sem_INSN_SRI },
- { LM32BF_INSN_SRU, && case_sem_INSN_SRU },
- { LM32BF_INSN_SRUI, && case_sem_INSN_SRUI },
- { LM32BF_INSN_SUB, && case_sem_INSN_SUB },
- { LM32BF_INSN_SW, && case_sem_INSN_SW },
- { LM32BF_INSN_USER, && case_sem_INSN_USER },
- { LM32BF_INSN_WCSR, && case_sem_INSN_WCSR },
- { LM32BF_INSN_XOR, && case_sem_INSN_XOR },
- { LM32BF_INSN_XORI, && case_sem_INSN_XORI },
- { LM32BF_INSN_XNOR, && case_sem_INSN_XNOR },
- { LM32BF_INSN_XNORI, && case_sem_INSN_XNORI },
- { LM32BF_INSN_BREAK, && case_sem_INSN_BREAK },
- { LM32BF_INSN_SCALL, && case_sem_INSN_SCALL },
- { 0, 0 }
- };
- int i;
- for (i = 0; labels[i].label != 0; ++i)
- {
- #if FAST_P
- CPU_IDESC (current_cpu) [labels[i].index].sem_fast_lab = labels[i].label;
- #else
- CPU_IDESC (current_cpu) [labels[i].index].sem_full_lab = labels[i].label;
- #endif
- }
- #undef DEFINE_LABELS
- #endif /* DEFINE_LABELS */
- #ifdef DEFINE_SWITCH
- /* If hyper-fast [well not unnecessarily slow] execution is selected, turn
- off frills like tracing and profiling. */
- /* FIXME: A better way would be to have CGEN_TRACE_RESULT check for something
- that can cause it to be optimized out. Another way would be to emit
- special handlers into the instruction "stream". */
- #if FAST_P
- #undef CGEN_TRACE_RESULT
- #define CGEN_TRACE_RESULT(cpu, abuf, name, type, val)
- #endif
- #undef GET_ATTR
- #define GET_ATTR(cpu, num, attr) CGEN_ATTR_VALUE (NULL, abuf->idesc->attrs, CGEN_INSN_##attr)
- {
- #if WITH_SCACHE_PBB
- /* Branch to next handler without going around main loop. */
- #define NEXT(vpc) goto * SEM_ARGBUF (vpc) -> semantic.sem_case
- SWITCH (sem, SEM_ARGBUF (vpc) -> semantic.sem_case)
- #else /* ! WITH_SCACHE_PBB */
- #define NEXT(vpc) BREAK (sem)
- #ifdef __GNUC__
- #if FAST_P
- SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_fast_lab)
- #else
- SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_full_lab)
- #endif
- #else
- SWITCH (sem, SEM_ARGBUF (sc) -> idesc->num)
- #endif
- #endif /* ! WITH_SCACHE_PBB */
- {
- CASE (sem, INSN_X_INVALID) : /* --invalid-- */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
- {
- /* Update the recorded pc in the cpu state struct.
- Only necessary for WITH_SCACHE case, but to avoid the
- conditional compilation .... */
- SET_H_PC (pc);
- /* Virtual insns have zero size. Overwrite vpc with address of next insn
- using the default-insn-bitsize spec. When executing insns in parallel
- we may want to queue the fault and continue execution. */
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- vpc = sim_engine_invalid_insn (current_cpu, pc, vpc);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_X_AFTER) : /* --after-- */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
- {
- #if WITH_SCACHE_PBB_LM32BF
- lm32bf_pbb_after (current_cpu, sem_arg);
- #endif
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_X_BEFORE) : /* --before-- */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
- {
- #if WITH_SCACHE_PBB_LM32BF
- lm32bf_pbb_before (current_cpu, sem_arg);
- #endif
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_X_CTI_CHAIN) : /* --cti-chain-- */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
- {
- #if WITH_SCACHE_PBB_LM32BF
- #ifdef DEFINE_SWITCH
- vpc = lm32bf_pbb_cti_chain (current_cpu, sem_arg,
- pbb_br_type, pbb_br_npc);
- BREAK (sem);
- #else
- /* FIXME: Allow provision of explicit ifmt spec in insn spec. */
- vpc = lm32bf_pbb_cti_chain (current_cpu, sem_arg,
- CPU_PBB_BR_TYPE (current_cpu),
- CPU_PBB_BR_NPC (current_cpu));
- #endif
- #endif
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_X_CHAIN) : /* --chain-- */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
- {
- #if WITH_SCACHE_PBB_LM32BF
- vpc = lm32bf_pbb_chain (current_cpu, sem_arg);
- #ifdef DEFINE_SWITCH
- BREAK (sem);
- #endif
- #endif
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_X_BEGIN) : /* --begin-- */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
- {
- #if WITH_SCACHE_PBB_LM32BF
- #if defined DEFINE_SWITCH || defined FAST_P
- /* In the switch case FAST_P is a constant, allowing several optimizations
- in any called inline functions. */
- vpc = lm32bf_pbb_begin (current_cpu, FAST_P);
- #else
- #if 0 /* cgen engine can't handle dynamic fast/full switching yet. */
- vpc = lm32bf_pbb_begin (current_cpu, STATE_RUN_FAST_P (CPU_STATE (current_cpu)));
- #else
- vpc = lm32bf_pbb_begin (current_cpu, 0);
- #endif
- #endif
- #endif
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_ADD) : /* add $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ADDSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_ADDI) : /* addi $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_AND) : /* and $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ANDSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_ANDI) : /* andi $r1,$r0,$uimm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ANDSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_ANDHII) : /* andhi $r1,$r0,$hi16 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ANDSI (CPU (h_gr[FLD (f_r0)]), SLLSI (FLD (f_uimm), 16));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_B) : /* b $r0 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- USI opval = lm32bf_b_insn (current_cpu, CPU (h_gr[FLD (f_r0)]), FLD (f_r0));
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BI) : /* bi $call */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_bi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- USI opval = EXTSISI (FLD (i_call));
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BE) : /* be $r0,$r1,$branch */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- if (EQSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
- {
- USI opval = FLD (i_branch);
- SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
- written |= (1 << 3);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- abuf->written = written;
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BG) : /* bg $r0,$r1,$branch */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- if (GTSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
- {
- USI opval = FLD (i_branch);
- SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
- written |= (1 << 3);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- abuf->written = written;
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BGE) : /* bge $r0,$r1,$branch */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- if (GESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
- {
- USI opval = FLD (i_branch);
- SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
- written |= (1 << 3);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- abuf->written = written;
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BGEU) : /* bgeu $r0,$r1,$branch */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- if (GEUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
- {
- USI opval = FLD (i_branch);
- SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
- written |= (1 << 3);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- abuf->written = written;
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BGU) : /* bgu $r0,$r1,$branch */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- if (GTUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
- {
- USI opval = FLD (i_branch);
- SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
- written |= (1 << 3);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- abuf->written = written;
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BNE) : /* bne $r0,$r1,$branch */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- if (NESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
- {
- USI opval = FLD (i_branch);
- SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
- written |= (1 << 3);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- abuf->written = written;
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CALL) : /* call $r0 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_be.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- {
- SI opval = ADDSI (pc, 4);
- CPU (h_gr[((UINT) 29)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- {
- USI opval = CPU (h_gr[FLD (f_r0)]);
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CALLI) : /* calli $call */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_bi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- {
- SI opval = ADDSI (pc, 4);
- CPU (h_gr[((UINT) 29)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- {
- USI opval = EXTSISI (FLD (i_call));
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPE) : /* cmpe $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = EQSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPEI) : /* cmpei $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = EQSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPG) : /* cmpg $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GTSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGI) : /* cmpgi $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GTSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGE) : /* cmpge $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGEI) : /* cmpgei $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GESI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGEU) : /* cmpgeu $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GEUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGEUI) : /* cmpgeui $r1,$r0,$uimm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GEUSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGU) : /* cmpgu $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GTUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPGUI) : /* cmpgui $r1,$r0,$uimm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GTUSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPNE) : /* cmpne $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = NESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_CMPNEI) : /* cmpnei $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = NESI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_DIVU) : /* divu $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- USI opval = lm32bf_divu_insn (current_cpu, pc, FLD (f_r0), FLD (f_r1), FLD (f_r2));
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_LB) : /* lb $r1,($r0+$imm) */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = EXTQISI (GETMEMQI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_LBU) : /* lbu $r1,($r0+$imm) */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ZEXTQISI (GETMEMQI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_LH) : /* lh $r1,($r0+$imm) */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = EXTHISI (GETMEMHI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_LHU) : /* lhu $r1,($r0+$imm) */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ZEXTHISI (GETMEMHI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_LW) : /* lw $r1,($r0+$imm) */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = GETMEMSI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_MODU) : /* modu $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- USI opval = lm32bf_modu_insn (current_cpu, pc, FLD (f_r0), FLD (f_r1), FLD (f_r2));
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_MUL) : /* mul $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = MULSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_MULI) : /* muli $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = MULSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_NOR) : /* nor $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = INVSI (ORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)])));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_NORI) : /* nori $r1,$r0,$uimm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = INVSI (ORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_OR) : /* or $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_ORI) : /* ori $r1,$r0,$lo16 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_ORHII) : /* orhi $r1,$r0,$hi16 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = ORSI (CPU (h_gr[FLD (f_r0)]), SLLSI (FLD (f_uimm), 16));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_RCSR) : /* rcsr $r2,$csr */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_rcsr.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = CPU (h_csr[FLD (f_csr)]);
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SB) : /* sb ($r0+$imm),$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- QI opval = CPU (h_gr[FLD (f_r1)]);
- SETMEMQI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
- CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SEXTB) : /* sextb $r2,$r0 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = EXTQISI (TRUNCSIQI (CPU (h_gr[FLD (f_r0)])));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SEXTH) : /* sexth $r2,$r0 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = EXTHISI (TRUNCSIHI (CPU (h_gr[FLD (f_r0)])));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SH) : /* sh ($r0+$imm),$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- HI opval = CPU (h_gr[FLD (f_r1)]);
- SETMEMHI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
- CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SL) : /* sl $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SLLSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SLI) : /* sli $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SLLSI (CPU (h_gr[FLD (f_r0)]), FLD (f_imm));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SR) : /* sr $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SRASI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SRI) : /* sri $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SRASI (CPU (h_gr[FLD (f_r0)]), FLD (f_imm));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SRU) : /* sru $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SRLSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SRUI) : /* srui $r1,$r0,$imm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SRLSI (CPU (h_gr[FLD (f_r0)]), FLD (f_imm));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SUB) : /* sub $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = SUBSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SW) : /* sw ($r0+$imm),$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_addi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = CPU (h_gr[FLD (f_r1)]);
- SETMEMSI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
- CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_USER) : /* user $r2,$r0,$r1,$user */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = lm32bf_user_insn (current_cpu, CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]), FLD (f_user));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_WCSR) : /* wcsr $csr,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_wcsr.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- lm32bf_wcsr_insn (current_cpu, FLD (f_csr), CPU (h_gr[FLD (f_r1)]));
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_XOR) : /* xor $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = XORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_XORI) : /* xori $r1,$r0,$uimm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = XORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_XNOR) : /* xnor $r2,$r0,$r1 */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_user.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = INVSI (XORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)])));
- CPU (h_gr[FLD (f_r2)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_XNORI) : /* xnori $r1,$r0,$uimm */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_andi.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- SI opval = INVSI (XORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm))));
- CPU (h_gr[FLD (f_r1)]) = opval;
- CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
- }
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_BREAK) : /* break */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- USI opval = lm32bf_break_insn (current_cpu, pc);
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- CASE (sem, INSN_SCALL) : /* scall */
- {
- SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
- ARGBUF *abuf = SEM_ARGBUF (sem_arg);
- #define FLD(f) abuf->fields.sfmt_empty.f
- int UNUSED written = 0;
- IADDR UNUSED pc = abuf->addr;
- SEM_BRANCH_INIT
- vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
- {
- USI opval = lm32bf_scall_insn (current_cpu, pc);
- SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
- CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
- }
- SEM_BRANCH_FINI (vpc);
- #undef FLD
- }
- NEXT (vpc);
- }
- ENDSWITCH (sem) /* End of semantic switch. */
- /* At this point `vpc' contains the next insn to execute. */
- }
- #undef DEFINE_SWITCH
- #endif /* DEFINE_SWITCH */
|