sem-switch.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /* Simulator instruction semantics for lm32bf.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright 1996-2015 Free Software Foundation, Inc.
  4. This file is part of the GNU simulators.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifdef DEFINE_LABELS
  17. /* The labels have the case they have because the enum of insn types
  18. is all uppercase and in the non-stdc case the insn symbol is built
  19. into the enum name. */
  20. static struct {
  21. int index;
  22. void *label;
  23. } labels[] = {
  24. { LM32BF_INSN_X_INVALID, && case_sem_INSN_X_INVALID },
  25. { LM32BF_INSN_X_AFTER, && case_sem_INSN_X_AFTER },
  26. { LM32BF_INSN_X_BEFORE, && case_sem_INSN_X_BEFORE },
  27. { LM32BF_INSN_X_CTI_CHAIN, && case_sem_INSN_X_CTI_CHAIN },
  28. { LM32BF_INSN_X_CHAIN, && case_sem_INSN_X_CHAIN },
  29. { LM32BF_INSN_X_BEGIN, && case_sem_INSN_X_BEGIN },
  30. { LM32BF_INSN_ADD, && case_sem_INSN_ADD },
  31. { LM32BF_INSN_ADDI, && case_sem_INSN_ADDI },
  32. { LM32BF_INSN_AND, && case_sem_INSN_AND },
  33. { LM32BF_INSN_ANDI, && case_sem_INSN_ANDI },
  34. { LM32BF_INSN_ANDHII, && case_sem_INSN_ANDHII },
  35. { LM32BF_INSN_B, && case_sem_INSN_B },
  36. { LM32BF_INSN_BI, && case_sem_INSN_BI },
  37. { LM32BF_INSN_BE, && case_sem_INSN_BE },
  38. { LM32BF_INSN_BG, && case_sem_INSN_BG },
  39. { LM32BF_INSN_BGE, && case_sem_INSN_BGE },
  40. { LM32BF_INSN_BGEU, && case_sem_INSN_BGEU },
  41. { LM32BF_INSN_BGU, && case_sem_INSN_BGU },
  42. { LM32BF_INSN_BNE, && case_sem_INSN_BNE },
  43. { LM32BF_INSN_CALL, && case_sem_INSN_CALL },
  44. { LM32BF_INSN_CALLI, && case_sem_INSN_CALLI },
  45. { LM32BF_INSN_CMPE, && case_sem_INSN_CMPE },
  46. { LM32BF_INSN_CMPEI, && case_sem_INSN_CMPEI },
  47. { LM32BF_INSN_CMPG, && case_sem_INSN_CMPG },
  48. { LM32BF_INSN_CMPGI, && case_sem_INSN_CMPGI },
  49. { LM32BF_INSN_CMPGE, && case_sem_INSN_CMPGE },
  50. { LM32BF_INSN_CMPGEI, && case_sem_INSN_CMPGEI },
  51. { LM32BF_INSN_CMPGEU, && case_sem_INSN_CMPGEU },
  52. { LM32BF_INSN_CMPGEUI, && case_sem_INSN_CMPGEUI },
  53. { LM32BF_INSN_CMPGU, && case_sem_INSN_CMPGU },
  54. { LM32BF_INSN_CMPGUI, && case_sem_INSN_CMPGUI },
  55. { LM32BF_INSN_CMPNE, && case_sem_INSN_CMPNE },
  56. { LM32BF_INSN_CMPNEI, && case_sem_INSN_CMPNEI },
  57. { LM32BF_INSN_DIVU, && case_sem_INSN_DIVU },
  58. { LM32BF_INSN_LB, && case_sem_INSN_LB },
  59. { LM32BF_INSN_LBU, && case_sem_INSN_LBU },
  60. { LM32BF_INSN_LH, && case_sem_INSN_LH },
  61. { LM32BF_INSN_LHU, && case_sem_INSN_LHU },
  62. { LM32BF_INSN_LW, && case_sem_INSN_LW },
  63. { LM32BF_INSN_MODU, && case_sem_INSN_MODU },
  64. { LM32BF_INSN_MUL, && case_sem_INSN_MUL },
  65. { LM32BF_INSN_MULI, && case_sem_INSN_MULI },
  66. { LM32BF_INSN_NOR, && case_sem_INSN_NOR },
  67. { LM32BF_INSN_NORI, && case_sem_INSN_NORI },
  68. { LM32BF_INSN_OR, && case_sem_INSN_OR },
  69. { LM32BF_INSN_ORI, && case_sem_INSN_ORI },
  70. { LM32BF_INSN_ORHII, && case_sem_INSN_ORHII },
  71. { LM32BF_INSN_RCSR, && case_sem_INSN_RCSR },
  72. { LM32BF_INSN_SB, && case_sem_INSN_SB },
  73. { LM32BF_INSN_SEXTB, && case_sem_INSN_SEXTB },
  74. { LM32BF_INSN_SEXTH, && case_sem_INSN_SEXTH },
  75. { LM32BF_INSN_SH, && case_sem_INSN_SH },
  76. { LM32BF_INSN_SL, && case_sem_INSN_SL },
  77. { LM32BF_INSN_SLI, && case_sem_INSN_SLI },
  78. { LM32BF_INSN_SR, && case_sem_INSN_SR },
  79. { LM32BF_INSN_SRI, && case_sem_INSN_SRI },
  80. { LM32BF_INSN_SRU, && case_sem_INSN_SRU },
  81. { LM32BF_INSN_SRUI, && case_sem_INSN_SRUI },
  82. { LM32BF_INSN_SUB, && case_sem_INSN_SUB },
  83. { LM32BF_INSN_SW, && case_sem_INSN_SW },
  84. { LM32BF_INSN_USER, && case_sem_INSN_USER },
  85. { LM32BF_INSN_WCSR, && case_sem_INSN_WCSR },
  86. { LM32BF_INSN_XOR, && case_sem_INSN_XOR },
  87. { LM32BF_INSN_XORI, && case_sem_INSN_XORI },
  88. { LM32BF_INSN_XNOR, && case_sem_INSN_XNOR },
  89. { LM32BF_INSN_XNORI, && case_sem_INSN_XNORI },
  90. { LM32BF_INSN_BREAK, && case_sem_INSN_BREAK },
  91. { LM32BF_INSN_SCALL, && case_sem_INSN_SCALL },
  92. { 0, 0 }
  93. };
  94. int i;
  95. for (i = 0; labels[i].label != 0; ++i)
  96. {
  97. #if FAST_P
  98. CPU_IDESC (current_cpu) [labels[i].index].sem_fast_lab = labels[i].label;
  99. #else
  100. CPU_IDESC (current_cpu) [labels[i].index].sem_full_lab = labels[i].label;
  101. #endif
  102. }
  103. #undef DEFINE_LABELS
  104. #endif /* DEFINE_LABELS */
  105. #ifdef DEFINE_SWITCH
  106. /* If hyper-fast [well not unnecessarily slow] execution is selected, turn
  107. off frills like tracing and profiling. */
  108. /* FIXME: A better way would be to have CGEN_TRACE_RESULT check for something
  109. that can cause it to be optimized out. Another way would be to emit
  110. special handlers into the instruction "stream". */
  111. #if FAST_P
  112. #undef CGEN_TRACE_RESULT
  113. #define CGEN_TRACE_RESULT(cpu, abuf, name, type, val)
  114. #endif
  115. #undef GET_ATTR
  116. #define GET_ATTR(cpu, num, attr) CGEN_ATTR_VALUE (NULL, abuf->idesc->attrs, CGEN_INSN_##attr)
  117. {
  118. #if WITH_SCACHE_PBB
  119. /* Branch to next handler without going around main loop. */
  120. #define NEXT(vpc) goto * SEM_ARGBUF (vpc) -> semantic.sem_case
  121. SWITCH (sem, SEM_ARGBUF (vpc) -> semantic.sem_case)
  122. #else /* ! WITH_SCACHE_PBB */
  123. #define NEXT(vpc) BREAK (sem)
  124. #ifdef __GNUC__
  125. #if FAST_P
  126. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_fast_lab)
  127. #else
  128. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_full_lab)
  129. #endif
  130. #else
  131. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->num)
  132. #endif
  133. #endif /* ! WITH_SCACHE_PBB */
  134. {
  135. CASE (sem, INSN_X_INVALID) : /* --invalid-- */
  136. {
  137. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  138. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  139. #define FLD(f) abuf->fields.sfmt_empty.f
  140. int UNUSED written = 0;
  141. IADDR UNUSED pc = abuf->addr;
  142. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  143. {
  144. /* Update the recorded pc in the cpu state struct.
  145. Only necessary for WITH_SCACHE case, but to avoid the
  146. conditional compilation .... */
  147. SET_H_PC (pc);
  148. /* Virtual insns have zero size. Overwrite vpc with address of next insn
  149. using the default-insn-bitsize spec. When executing insns in parallel
  150. we may want to queue the fault and continue execution. */
  151. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  152. vpc = sim_engine_invalid_insn (current_cpu, pc, vpc);
  153. }
  154. #undef FLD
  155. }
  156. NEXT (vpc);
  157. CASE (sem, INSN_X_AFTER) : /* --after-- */
  158. {
  159. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  160. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  161. #define FLD(f) abuf->fields.sfmt_empty.f
  162. int UNUSED written = 0;
  163. IADDR UNUSED pc = abuf->addr;
  164. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  165. {
  166. #if WITH_SCACHE_PBB_LM32BF
  167. lm32bf_pbb_after (current_cpu, sem_arg);
  168. #endif
  169. }
  170. #undef FLD
  171. }
  172. NEXT (vpc);
  173. CASE (sem, INSN_X_BEFORE) : /* --before-- */
  174. {
  175. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  176. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  177. #define FLD(f) abuf->fields.sfmt_empty.f
  178. int UNUSED written = 0;
  179. IADDR UNUSED pc = abuf->addr;
  180. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  181. {
  182. #if WITH_SCACHE_PBB_LM32BF
  183. lm32bf_pbb_before (current_cpu, sem_arg);
  184. #endif
  185. }
  186. #undef FLD
  187. }
  188. NEXT (vpc);
  189. CASE (sem, INSN_X_CTI_CHAIN) : /* --cti-chain-- */
  190. {
  191. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  192. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  193. #define FLD(f) abuf->fields.sfmt_empty.f
  194. int UNUSED written = 0;
  195. IADDR UNUSED pc = abuf->addr;
  196. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  197. {
  198. #if WITH_SCACHE_PBB_LM32BF
  199. #ifdef DEFINE_SWITCH
  200. vpc = lm32bf_pbb_cti_chain (current_cpu, sem_arg,
  201. pbb_br_type, pbb_br_npc);
  202. BREAK (sem);
  203. #else
  204. /* FIXME: Allow provision of explicit ifmt spec in insn spec. */
  205. vpc = lm32bf_pbb_cti_chain (current_cpu, sem_arg,
  206. CPU_PBB_BR_TYPE (current_cpu),
  207. CPU_PBB_BR_NPC (current_cpu));
  208. #endif
  209. #endif
  210. }
  211. #undef FLD
  212. }
  213. NEXT (vpc);
  214. CASE (sem, INSN_X_CHAIN) : /* --chain-- */
  215. {
  216. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  217. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  218. #define FLD(f) abuf->fields.sfmt_empty.f
  219. int UNUSED written = 0;
  220. IADDR UNUSED pc = abuf->addr;
  221. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  222. {
  223. #if WITH_SCACHE_PBB_LM32BF
  224. vpc = lm32bf_pbb_chain (current_cpu, sem_arg);
  225. #ifdef DEFINE_SWITCH
  226. BREAK (sem);
  227. #endif
  228. #endif
  229. }
  230. #undef FLD
  231. }
  232. NEXT (vpc);
  233. CASE (sem, INSN_X_BEGIN) : /* --begin-- */
  234. {
  235. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  236. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  237. #define FLD(f) abuf->fields.sfmt_empty.f
  238. int UNUSED written = 0;
  239. IADDR UNUSED pc = abuf->addr;
  240. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  241. {
  242. #if WITH_SCACHE_PBB_LM32BF
  243. #if defined DEFINE_SWITCH || defined FAST_P
  244. /* In the switch case FAST_P is a constant, allowing several optimizations
  245. in any called inline functions. */
  246. vpc = lm32bf_pbb_begin (current_cpu, FAST_P);
  247. #else
  248. #if 0 /* cgen engine can't handle dynamic fast/full switching yet. */
  249. vpc = lm32bf_pbb_begin (current_cpu, STATE_RUN_FAST_P (CPU_STATE (current_cpu)));
  250. #else
  251. vpc = lm32bf_pbb_begin (current_cpu, 0);
  252. #endif
  253. #endif
  254. #endif
  255. }
  256. #undef FLD
  257. }
  258. NEXT (vpc);
  259. CASE (sem, INSN_ADD) : /* add $r2,$r0,$r1 */
  260. {
  261. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  262. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  263. #define FLD(f) abuf->fields.sfmt_user.f
  264. int UNUSED written = 0;
  265. IADDR UNUSED pc = abuf->addr;
  266. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  267. {
  268. SI opval = ADDSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  269. CPU (h_gr[FLD (f_r2)]) = opval;
  270. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  271. }
  272. #undef FLD
  273. }
  274. NEXT (vpc);
  275. CASE (sem, INSN_ADDI) : /* addi $r1,$r0,$imm */
  276. {
  277. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  278. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  279. #define FLD(f) abuf->fields.sfmt_addi.f
  280. int UNUSED written = 0;
  281. IADDR UNUSED pc = abuf->addr;
  282. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  283. {
  284. SI opval = ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  285. CPU (h_gr[FLD (f_r1)]) = opval;
  286. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  287. }
  288. #undef FLD
  289. }
  290. NEXT (vpc);
  291. CASE (sem, INSN_AND) : /* and $r2,$r0,$r1 */
  292. {
  293. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  294. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  295. #define FLD(f) abuf->fields.sfmt_user.f
  296. int UNUSED written = 0;
  297. IADDR UNUSED pc = abuf->addr;
  298. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  299. {
  300. SI opval = ANDSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  301. CPU (h_gr[FLD (f_r2)]) = opval;
  302. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  303. }
  304. #undef FLD
  305. }
  306. NEXT (vpc);
  307. CASE (sem, INSN_ANDI) : /* andi $r1,$r0,$uimm */
  308. {
  309. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  310. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  311. #define FLD(f) abuf->fields.sfmt_andi.f
  312. int UNUSED written = 0;
  313. IADDR UNUSED pc = abuf->addr;
  314. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  315. {
  316. SI opval = ANDSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
  317. CPU (h_gr[FLD (f_r1)]) = opval;
  318. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  319. }
  320. #undef FLD
  321. }
  322. NEXT (vpc);
  323. CASE (sem, INSN_ANDHII) : /* andhi $r1,$r0,$hi16 */
  324. {
  325. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  326. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  327. #define FLD(f) abuf->fields.sfmt_andi.f
  328. int UNUSED written = 0;
  329. IADDR UNUSED pc = abuf->addr;
  330. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  331. {
  332. SI opval = ANDSI (CPU (h_gr[FLD (f_r0)]), SLLSI (FLD (f_uimm), 16));
  333. CPU (h_gr[FLD (f_r1)]) = opval;
  334. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  335. }
  336. #undef FLD
  337. }
  338. NEXT (vpc);
  339. CASE (sem, INSN_B) : /* b $r0 */
  340. {
  341. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  342. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  343. #define FLD(f) abuf->fields.sfmt_be.f
  344. int UNUSED written = 0;
  345. IADDR UNUSED pc = abuf->addr;
  346. SEM_BRANCH_INIT
  347. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  348. {
  349. USI opval = lm32bf_b_insn (current_cpu, CPU (h_gr[FLD (f_r0)]), FLD (f_r0));
  350. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  351. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  352. }
  353. SEM_BRANCH_FINI (vpc);
  354. #undef FLD
  355. }
  356. NEXT (vpc);
  357. CASE (sem, INSN_BI) : /* bi $call */
  358. {
  359. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  360. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  361. #define FLD(f) abuf->fields.sfmt_bi.f
  362. int UNUSED written = 0;
  363. IADDR UNUSED pc = abuf->addr;
  364. SEM_BRANCH_INIT
  365. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  366. {
  367. USI opval = EXTSISI (FLD (i_call));
  368. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  369. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  370. }
  371. SEM_BRANCH_FINI (vpc);
  372. #undef FLD
  373. }
  374. NEXT (vpc);
  375. CASE (sem, INSN_BE) : /* be $r0,$r1,$branch */
  376. {
  377. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  378. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  379. #define FLD(f) abuf->fields.sfmt_be.f
  380. int UNUSED written = 0;
  381. IADDR UNUSED pc = abuf->addr;
  382. SEM_BRANCH_INIT
  383. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  384. if (EQSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
  385. {
  386. USI opval = FLD (i_branch);
  387. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  388. written |= (1 << 3);
  389. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  390. }
  391. }
  392. abuf->written = written;
  393. SEM_BRANCH_FINI (vpc);
  394. #undef FLD
  395. }
  396. NEXT (vpc);
  397. CASE (sem, INSN_BG) : /* bg $r0,$r1,$branch */
  398. {
  399. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  400. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  401. #define FLD(f) abuf->fields.sfmt_be.f
  402. int UNUSED written = 0;
  403. IADDR UNUSED pc = abuf->addr;
  404. SEM_BRANCH_INIT
  405. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  406. if (GTSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
  407. {
  408. USI opval = FLD (i_branch);
  409. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  410. written |= (1 << 3);
  411. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  412. }
  413. }
  414. abuf->written = written;
  415. SEM_BRANCH_FINI (vpc);
  416. #undef FLD
  417. }
  418. NEXT (vpc);
  419. CASE (sem, INSN_BGE) : /* bge $r0,$r1,$branch */
  420. {
  421. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  422. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  423. #define FLD(f) abuf->fields.sfmt_be.f
  424. int UNUSED written = 0;
  425. IADDR UNUSED pc = abuf->addr;
  426. SEM_BRANCH_INIT
  427. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  428. if (GESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
  429. {
  430. USI opval = FLD (i_branch);
  431. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  432. written |= (1 << 3);
  433. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  434. }
  435. }
  436. abuf->written = written;
  437. SEM_BRANCH_FINI (vpc);
  438. #undef FLD
  439. }
  440. NEXT (vpc);
  441. CASE (sem, INSN_BGEU) : /* bgeu $r0,$r1,$branch */
  442. {
  443. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  444. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  445. #define FLD(f) abuf->fields.sfmt_be.f
  446. int UNUSED written = 0;
  447. IADDR UNUSED pc = abuf->addr;
  448. SEM_BRANCH_INIT
  449. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  450. if (GEUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
  451. {
  452. USI opval = FLD (i_branch);
  453. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  454. written |= (1 << 3);
  455. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  456. }
  457. }
  458. abuf->written = written;
  459. SEM_BRANCH_FINI (vpc);
  460. #undef FLD
  461. }
  462. NEXT (vpc);
  463. CASE (sem, INSN_BGU) : /* bgu $r0,$r1,$branch */
  464. {
  465. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  466. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  467. #define FLD(f) abuf->fields.sfmt_be.f
  468. int UNUSED written = 0;
  469. IADDR UNUSED pc = abuf->addr;
  470. SEM_BRANCH_INIT
  471. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  472. if (GTUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
  473. {
  474. USI opval = FLD (i_branch);
  475. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  476. written |= (1 << 3);
  477. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  478. }
  479. }
  480. abuf->written = written;
  481. SEM_BRANCH_FINI (vpc);
  482. #undef FLD
  483. }
  484. NEXT (vpc);
  485. CASE (sem, INSN_BNE) : /* bne $r0,$r1,$branch */
  486. {
  487. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  488. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  489. #define FLD(f) abuf->fields.sfmt_be.f
  490. int UNUSED written = 0;
  491. IADDR UNUSED pc = abuf->addr;
  492. SEM_BRANCH_INIT
  493. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  494. if (NESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]))) {
  495. {
  496. USI opval = FLD (i_branch);
  497. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  498. written |= (1 << 3);
  499. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  500. }
  501. }
  502. abuf->written = written;
  503. SEM_BRANCH_FINI (vpc);
  504. #undef FLD
  505. }
  506. NEXT (vpc);
  507. CASE (sem, INSN_CALL) : /* call $r0 */
  508. {
  509. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  510. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  511. #define FLD(f) abuf->fields.sfmt_be.f
  512. int UNUSED written = 0;
  513. IADDR UNUSED pc = abuf->addr;
  514. SEM_BRANCH_INIT
  515. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  516. {
  517. {
  518. SI opval = ADDSI (pc, 4);
  519. CPU (h_gr[((UINT) 29)]) = opval;
  520. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  521. }
  522. {
  523. USI opval = CPU (h_gr[FLD (f_r0)]);
  524. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  525. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  526. }
  527. }
  528. SEM_BRANCH_FINI (vpc);
  529. #undef FLD
  530. }
  531. NEXT (vpc);
  532. CASE (sem, INSN_CALLI) : /* calli $call */
  533. {
  534. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  535. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  536. #define FLD(f) abuf->fields.sfmt_bi.f
  537. int UNUSED written = 0;
  538. IADDR UNUSED pc = abuf->addr;
  539. SEM_BRANCH_INIT
  540. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  541. {
  542. {
  543. SI opval = ADDSI (pc, 4);
  544. CPU (h_gr[((UINT) 29)]) = opval;
  545. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  546. }
  547. {
  548. USI opval = EXTSISI (FLD (i_call));
  549. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  550. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  551. }
  552. }
  553. SEM_BRANCH_FINI (vpc);
  554. #undef FLD
  555. }
  556. NEXT (vpc);
  557. CASE (sem, INSN_CMPE) : /* cmpe $r2,$r0,$r1 */
  558. {
  559. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  560. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  561. #define FLD(f) abuf->fields.sfmt_user.f
  562. int UNUSED written = 0;
  563. IADDR UNUSED pc = abuf->addr;
  564. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  565. {
  566. SI opval = EQSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  567. CPU (h_gr[FLD (f_r2)]) = opval;
  568. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  569. }
  570. #undef FLD
  571. }
  572. NEXT (vpc);
  573. CASE (sem, INSN_CMPEI) : /* cmpei $r1,$r0,$imm */
  574. {
  575. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  576. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  577. #define FLD(f) abuf->fields.sfmt_addi.f
  578. int UNUSED written = 0;
  579. IADDR UNUSED pc = abuf->addr;
  580. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  581. {
  582. SI opval = EQSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  583. CPU (h_gr[FLD (f_r1)]) = opval;
  584. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  585. }
  586. #undef FLD
  587. }
  588. NEXT (vpc);
  589. CASE (sem, INSN_CMPG) : /* cmpg $r2,$r0,$r1 */
  590. {
  591. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  592. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  593. #define FLD(f) abuf->fields.sfmt_user.f
  594. int UNUSED written = 0;
  595. IADDR UNUSED pc = abuf->addr;
  596. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  597. {
  598. SI opval = GTSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  599. CPU (h_gr[FLD (f_r2)]) = opval;
  600. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  601. }
  602. #undef FLD
  603. }
  604. NEXT (vpc);
  605. CASE (sem, INSN_CMPGI) : /* cmpgi $r1,$r0,$imm */
  606. {
  607. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  608. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  609. #define FLD(f) abuf->fields.sfmt_addi.f
  610. int UNUSED written = 0;
  611. IADDR UNUSED pc = abuf->addr;
  612. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  613. {
  614. SI opval = GTSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  615. CPU (h_gr[FLD (f_r1)]) = opval;
  616. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  617. }
  618. #undef FLD
  619. }
  620. NEXT (vpc);
  621. CASE (sem, INSN_CMPGE) : /* cmpge $r2,$r0,$r1 */
  622. {
  623. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  624. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  625. #define FLD(f) abuf->fields.sfmt_user.f
  626. int UNUSED written = 0;
  627. IADDR UNUSED pc = abuf->addr;
  628. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  629. {
  630. SI opval = GESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  631. CPU (h_gr[FLD (f_r2)]) = opval;
  632. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  633. }
  634. #undef FLD
  635. }
  636. NEXT (vpc);
  637. CASE (sem, INSN_CMPGEI) : /* cmpgei $r1,$r0,$imm */
  638. {
  639. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  640. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  641. #define FLD(f) abuf->fields.sfmt_addi.f
  642. int UNUSED written = 0;
  643. IADDR UNUSED pc = abuf->addr;
  644. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  645. {
  646. SI opval = GESI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  647. CPU (h_gr[FLD (f_r1)]) = opval;
  648. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  649. }
  650. #undef FLD
  651. }
  652. NEXT (vpc);
  653. CASE (sem, INSN_CMPGEU) : /* cmpgeu $r2,$r0,$r1 */
  654. {
  655. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  656. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  657. #define FLD(f) abuf->fields.sfmt_user.f
  658. int UNUSED written = 0;
  659. IADDR UNUSED pc = abuf->addr;
  660. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  661. {
  662. SI opval = GEUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  663. CPU (h_gr[FLD (f_r2)]) = opval;
  664. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  665. }
  666. #undef FLD
  667. }
  668. NEXT (vpc);
  669. CASE (sem, INSN_CMPGEUI) : /* cmpgeui $r1,$r0,$uimm */
  670. {
  671. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  672. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  673. #define FLD(f) abuf->fields.sfmt_andi.f
  674. int UNUSED written = 0;
  675. IADDR UNUSED pc = abuf->addr;
  676. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  677. {
  678. SI opval = GEUSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
  679. CPU (h_gr[FLD (f_r1)]) = opval;
  680. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  681. }
  682. #undef FLD
  683. }
  684. NEXT (vpc);
  685. CASE (sem, INSN_CMPGU) : /* cmpgu $r2,$r0,$r1 */
  686. {
  687. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  688. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  689. #define FLD(f) abuf->fields.sfmt_user.f
  690. int UNUSED written = 0;
  691. IADDR UNUSED pc = abuf->addr;
  692. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  693. {
  694. SI opval = GTUSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  695. CPU (h_gr[FLD (f_r2)]) = opval;
  696. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  697. }
  698. #undef FLD
  699. }
  700. NEXT (vpc);
  701. CASE (sem, INSN_CMPGUI) : /* cmpgui $r1,$r0,$uimm */
  702. {
  703. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  704. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  705. #define FLD(f) abuf->fields.sfmt_andi.f
  706. int UNUSED written = 0;
  707. IADDR UNUSED pc = abuf->addr;
  708. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  709. {
  710. SI opval = GTUSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
  711. CPU (h_gr[FLD (f_r1)]) = opval;
  712. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  713. }
  714. #undef FLD
  715. }
  716. NEXT (vpc);
  717. CASE (sem, INSN_CMPNE) : /* cmpne $r2,$r0,$r1 */
  718. {
  719. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  720. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  721. #define FLD(f) abuf->fields.sfmt_user.f
  722. int UNUSED written = 0;
  723. IADDR UNUSED pc = abuf->addr;
  724. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  725. {
  726. SI opval = NESI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  727. CPU (h_gr[FLD (f_r2)]) = opval;
  728. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  729. }
  730. #undef FLD
  731. }
  732. NEXT (vpc);
  733. CASE (sem, INSN_CMPNEI) : /* cmpnei $r1,$r0,$imm */
  734. {
  735. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  736. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  737. #define FLD(f) abuf->fields.sfmt_addi.f
  738. int UNUSED written = 0;
  739. IADDR UNUSED pc = abuf->addr;
  740. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  741. {
  742. SI opval = NESI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  743. CPU (h_gr[FLD (f_r1)]) = opval;
  744. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  745. }
  746. #undef FLD
  747. }
  748. NEXT (vpc);
  749. CASE (sem, INSN_DIVU) : /* divu $r2,$r0,$r1 */
  750. {
  751. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  752. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  753. #define FLD(f) abuf->fields.sfmt_user.f
  754. int UNUSED written = 0;
  755. IADDR UNUSED pc = abuf->addr;
  756. SEM_BRANCH_INIT
  757. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  758. {
  759. USI opval = lm32bf_divu_insn (current_cpu, pc, FLD (f_r0), FLD (f_r1), FLD (f_r2));
  760. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  761. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  762. }
  763. SEM_BRANCH_FINI (vpc);
  764. #undef FLD
  765. }
  766. NEXT (vpc);
  767. CASE (sem, INSN_LB) : /* lb $r1,($r0+$imm) */
  768. {
  769. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  770. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  771. #define FLD(f) abuf->fields.sfmt_addi.f
  772. int UNUSED written = 0;
  773. IADDR UNUSED pc = abuf->addr;
  774. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  775. {
  776. SI opval = EXTQISI (GETMEMQI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  777. CPU (h_gr[FLD (f_r1)]) = opval;
  778. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  779. }
  780. #undef FLD
  781. }
  782. NEXT (vpc);
  783. CASE (sem, INSN_LBU) : /* lbu $r1,($r0+$imm) */
  784. {
  785. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  786. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  787. #define FLD(f) abuf->fields.sfmt_addi.f
  788. int UNUSED written = 0;
  789. IADDR UNUSED pc = abuf->addr;
  790. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  791. {
  792. SI opval = ZEXTQISI (GETMEMQI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  793. CPU (h_gr[FLD (f_r1)]) = opval;
  794. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  795. }
  796. #undef FLD
  797. }
  798. NEXT (vpc);
  799. CASE (sem, INSN_LH) : /* lh $r1,($r0+$imm) */
  800. {
  801. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  802. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  803. #define FLD(f) abuf->fields.sfmt_addi.f
  804. int UNUSED written = 0;
  805. IADDR UNUSED pc = abuf->addr;
  806. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  807. {
  808. SI opval = EXTHISI (GETMEMHI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  809. CPU (h_gr[FLD (f_r1)]) = opval;
  810. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  811. }
  812. #undef FLD
  813. }
  814. NEXT (vpc);
  815. CASE (sem, INSN_LHU) : /* lhu $r1,($r0+$imm) */
  816. {
  817. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  818. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  819. #define FLD(f) abuf->fields.sfmt_addi.f
  820. int UNUSED written = 0;
  821. IADDR UNUSED pc = abuf->addr;
  822. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  823. {
  824. SI opval = ZEXTHISI (GETMEMHI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  825. CPU (h_gr[FLD (f_r1)]) = opval;
  826. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  827. }
  828. #undef FLD
  829. }
  830. NEXT (vpc);
  831. CASE (sem, INSN_LW) : /* lw $r1,($r0+$imm) */
  832. {
  833. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  834. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  835. #define FLD(f) abuf->fields.sfmt_addi.f
  836. int UNUSED written = 0;
  837. IADDR UNUSED pc = abuf->addr;
  838. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  839. {
  840. SI opval = GETMEMSI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))));
  841. CPU (h_gr[FLD (f_r1)]) = opval;
  842. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  843. }
  844. #undef FLD
  845. }
  846. NEXT (vpc);
  847. CASE (sem, INSN_MODU) : /* modu $r2,$r0,$r1 */
  848. {
  849. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  850. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  851. #define FLD(f) abuf->fields.sfmt_user.f
  852. int UNUSED written = 0;
  853. IADDR UNUSED pc = abuf->addr;
  854. SEM_BRANCH_INIT
  855. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  856. {
  857. USI opval = lm32bf_modu_insn (current_cpu, pc, FLD (f_r0), FLD (f_r1), FLD (f_r2));
  858. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  859. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  860. }
  861. SEM_BRANCH_FINI (vpc);
  862. #undef FLD
  863. }
  864. NEXT (vpc);
  865. CASE (sem, INSN_MUL) : /* mul $r2,$r0,$r1 */
  866. {
  867. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  868. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  869. #define FLD(f) abuf->fields.sfmt_user.f
  870. int UNUSED written = 0;
  871. IADDR UNUSED pc = abuf->addr;
  872. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  873. {
  874. SI opval = MULSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  875. CPU (h_gr[FLD (f_r2)]) = opval;
  876. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  877. }
  878. #undef FLD
  879. }
  880. NEXT (vpc);
  881. CASE (sem, INSN_MULI) : /* muli $r1,$r0,$imm */
  882. {
  883. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  884. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  885. #define FLD(f) abuf->fields.sfmt_addi.f
  886. int UNUSED written = 0;
  887. IADDR UNUSED pc = abuf->addr;
  888. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  889. {
  890. SI opval = MULSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  891. CPU (h_gr[FLD (f_r1)]) = opval;
  892. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  893. }
  894. #undef FLD
  895. }
  896. NEXT (vpc);
  897. CASE (sem, INSN_NOR) : /* nor $r2,$r0,$r1 */
  898. {
  899. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  900. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  901. #define FLD(f) abuf->fields.sfmt_user.f
  902. int UNUSED written = 0;
  903. IADDR UNUSED pc = abuf->addr;
  904. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  905. {
  906. SI opval = INVSI (ORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)])));
  907. CPU (h_gr[FLD (f_r2)]) = opval;
  908. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  909. }
  910. #undef FLD
  911. }
  912. NEXT (vpc);
  913. CASE (sem, INSN_NORI) : /* nori $r1,$r0,$uimm */
  914. {
  915. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  916. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  917. #define FLD(f) abuf->fields.sfmt_andi.f
  918. int UNUSED written = 0;
  919. IADDR UNUSED pc = abuf->addr;
  920. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  921. {
  922. SI opval = INVSI (ORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm))));
  923. CPU (h_gr[FLD (f_r1)]) = opval;
  924. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  925. }
  926. #undef FLD
  927. }
  928. NEXT (vpc);
  929. CASE (sem, INSN_OR) : /* or $r2,$r0,$r1 */
  930. {
  931. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  932. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  933. #define FLD(f) abuf->fields.sfmt_user.f
  934. int UNUSED written = 0;
  935. IADDR UNUSED pc = abuf->addr;
  936. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  937. {
  938. SI opval = ORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  939. CPU (h_gr[FLD (f_r2)]) = opval;
  940. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  941. }
  942. #undef FLD
  943. }
  944. NEXT (vpc);
  945. CASE (sem, INSN_ORI) : /* ori $r1,$r0,$lo16 */
  946. {
  947. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  948. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  949. #define FLD(f) abuf->fields.sfmt_andi.f
  950. int UNUSED written = 0;
  951. IADDR UNUSED pc = abuf->addr;
  952. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  953. {
  954. SI opval = ORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
  955. CPU (h_gr[FLD (f_r1)]) = opval;
  956. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  957. }
  958. #undef FLD
  959. }
  960. NEXT (vpc);
  961. CASE (sem, INSN_ORHII) : /* orhi $r1,$r0,$hi16 */
  962. {
  963. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  964. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  965. #define FLD(f) abuf->fields.sfmt_andi.f
  966. int UNUSED written = 0;
  967. IADDR UNUSED pc = abuf->addr;
  968. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  969. {
  970. SI opval = ORSI (CPU (h_gr[FLD (f_r0)]), SLLSI (FLD (f_uimm), 16));
  971. CPU (h_gr[FLD (f_r1)]) = opval;
  972. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  973. }
  974. #undef FLD
  975. }
  976. NEXT (vpc);
  977. CASE (sem, INSN_RCSR) : /* rcsr $r2,$csr */
  978. {
  979. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  980. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  981. #define FLD(f) abuf->fields.sfmt_rcsr.f
  982. int UNUSED written = 0;
  983. IADDR UNUSED pc = abuf->addr;
  984. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  985. {
  986. SI opval = CPU (h_csr[FLD (f_csr)]);
  987. CPU (h_gr[FLD (f_r2)]) = opval;
  988. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  989. }
  990. #undef FLD
  991. }
  992. NEXT (vpc);
  993. CASE (sem, INSN_SB) : /* sb ($r0+$imm),$r1 */
  994. {
  995. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  996. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  997. #define FLD(f) abuf->fields.sfmt_addi.f
  998. int UNUSED written = 0;
  999. IADDR UNUSED pc = abuf->addr;
  1000. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1001. {
  1002. QI opval = CPU (h_gr[FLD (f_r1)]);
  1003. SETMEMQI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
  1004. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  1005. }
  1006. #undef FLD
  1007. }
  1008. NEXT (vpc);
  1009. CASE (sem, INSN_SEXTB) : /* sextb $r2,$r0 */
  1010. {
  1011. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1012. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1013. #define FLD(f) abuf->fields.sfmt_user.f
  1014. int UNUSED written = 0;
  1015. IADDR UNUSED pc = abuf->addr;
  1016. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1017. {
  1018. SI opval = EXTQISI (TRUNCSIQI (CPU (h_gr[FLD (f_r0)])));
  1019. CPU (h_gr[FLD (f_r2)]) = opval;
  1020. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1021. }
  1022. #undef FLD
  1023. }
  1024. NEXT (vpc);
  1025. CASE (sem, INSN_SEXTH) : /* sexth $r2,$r0 */
  1026. {
  1027. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1028. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1029. #define FLD(f) abuf->fields.sfmt_user.f
  1030. int UNUSED written = 0;
  1031. IADDR UNUSED pc = abuf->addr;
  1032. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1033. {
  1034. SI opval = EXTHISI (TRUNCSIHI (CPU (h_gr[FLD (f_r0)])));
  1035. CPU (h_gr[FLD (f_r2)]) = opval;
  1036. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1037. }
  1038. #undef FLD
  1039. }
  1040. NEXT (vpc);
  1041. CASE (sem, INSN_SH) : /* sh ($r0+$imm),$r1 */
  1042. {
  1043. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1044. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1045. #define FLD(f) abuf->fields.sfmt_addi.f
  1046. int UNUSED written = 0;
  1047. IADDR UNUSED pc = abuf->addr;
  1048. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1049. {
  1050. HI opval = CPU (h_gr[FLD (f_r1)]);
  1051. SETMEMHI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
  1052. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  1053. }
  1054. #undef FLD
  1055. }
  1056. NEXT (vpc);
  1057. CASE (sem, INSN_SL) : /* sl $r2,$r0,$r1 */
  1058. {
  1059. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1060. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1061. #define FLD(f) abuf->fields.sfmt_user.f
  1062. int UNUSED written = 0;
  1063. IADDR UNUSED pc = abuf->addr;
  1064. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1065. {
  1066. SI opval = SLLSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  1067. CPU (h_gr[FLD (f_r2)]) = opval;
  1068. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1069. }
  1070. #undef FLD
  1071. }
  1072. NEXT (vpc);
  1073. CASE (sem, INSN_SLI) : /* sli $r1,$r0,$imm */
  1074. {
  1075. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1076. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1077. #define FLD(f) abuf->fields.sfmt_addi.f
  1078. int UNUSED written = 0;
  1079. IADDR UNUSED pc = abuf->addr;
  1080. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1081. {
  1082. SI opval = SLLSI (CPU (h_gr[FLD (f_r0)]), FLD (f_imm));
  1083. CPU (h_gr[FLD (f_r1)]) = opval;
  1084. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1085. }
  1086. #undef FLD
  1087. }
  1088. NEXT (vpc);
  1089. CASE (sem, INSN_SR) : /* sr $r2,$r0,$r1 */
  1090. {
  1091. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1092. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1093. #define FLD(f) abuf->fields.sfmt_user.f
  1094. int UNUSED written = 0;
  1095. IADDR UNUSED pc = abuf->addr;
  1096. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1097. {
  1098. SI opval = SRASI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  1099. CPU (h_gr[FLD (f_r2)]) = opval;
  1100. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1101. }
  1102. #undef FLD
  1103. }
  1104. NEXT (vpc);
  1105. CASE (sem, INSN_SRI) : /* sri $r1,$r0,$imm */
  1106. {
  1107. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1108. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1109. #define FLD(f) abuf->fields.sfmt_addi.f
  1110. int UNUSED written = 0;
  1111. IADDR UNUSED pc = abuf->addr;
  1112. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1113. {
  1114. SI opval = SRASI (CPU (h_gr[FLD (f_r0)]), FLD (f_imm));
  1115. CPU (h_gr[FLD (f_r1)]) = opval;
  1116. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1117. }
  1118. #undef FLD
  1119. }
  1120. NEXT (vpc);
  1121. CASE (sem, INSN_SRU) : /* sru $r2,$r0,$r1 */
  1122. {
  1123. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1124. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1125. #define FLD(f) abuf->fields.sfmt_user.f
  1126. int UNUSED written = 0;
  1127. IADDR UNUSED pc = abuf->addr;
  1128. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1129. {
  1130. SI opval = SRLSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  1131. CPU (h_gr[FLD (f_r2)]) = opval;
  1132. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1133. }
  1134. #undef FLD
  1135. }
  1136. NEXT (vpc);
  1137. CASE (sem, INSN_SRUI) : /* srui $r1,$r0,$imm */
  1138. {
  1139. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1140. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1141. #define FLD(f) abuf->fields.sfmt_addi.f
  1142. int UNUSED written = 0;
  1143. IADDR UNUSED pc = abuf->addr;
  1144. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1145. {
  1146. SI opval = SRLSI (CPU (h_gr[FLD (f_r0)]), FLD (f_imm));
  1147. CPU (h_gr[FLD (f_r1)]) = opval;
  1148. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1149. }
  1150. #undef FLD
  1151. }
  1152. NEXT (vpc);
  1153. CASE (sem, INSN_SUB) : /* sub $r2,$r0,$r1 */
  1154. {
  1155. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1156. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1157. #define FLD(f) abuf->fields.sfmt_user.f
  1158. int UNUSED written = 0;
  1159. IADDR UNUSED pc = abuf->addr;
  1160. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1161. {
  1162. SI opval = SUBSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  1163. CPU (h_gr[FLD (f_r2)]) = opval;
  1164. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1165. }
  1166. #undef FLD
  1167. }
  1168. NEXT (vpc);
  1169. CASE (sem, INSN_SW) : /* sw ($r0+$imm),$r1 */
  1170. {
  1171. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1172. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1173. #define FLD(f) abuf->fields.sfmt_addi.f
  1174. int UNUSED written = 0;
  1175. IADDR UNUSED pc = abuf->addr;
  1176. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1177. {
  1178. SI opval = CPU (h_gr[FLD (f_r1)]);
  1179. SETMEMSI (current_cpu, pc, ADDSI (CPU (h_gr[FLD (f_r0)]), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
  1180. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  1181. }
  1182. #undef FLD
  1183. }
  1184. NEXT (vpc);
  1185. CASE (sem, INSN_USER) : /* user $r2,$r0,$r1,$user */
  1186. {
  1187. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1188. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1189. #define FLD(f) abuf->fields.sfmt_user.f
  1190. int UNUSED written = 0;
  1191. IADDR UNUSED pc = abuf->addr;
  1192. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1193. {
  1194. SI opval = lm32bf_user_insn (current_cpu, CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]), FLD (f_user));
  1195. CPU (h_gr[FLD (f_r2)]) = opval;
  1196. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1197. }
  1198. #undef FLD
  1199. }
  1200. NEXT (vpc);
  1201. CASE (sem, INSN_WCSR) : /* wcsr $csr,$r1 */
  1202. {
  1203. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1204. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1205. #define FLD(f) abuf->fields.sfmt_wcsr.f
  1206. int UNUSED written = 0;
  1207. IADDR UNUSED pc = abuf->addr;
  1208. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1209. lm32bf_wcsr_insn (current_cpu, FLD (f_csr), CPU (h_gr[FLD (f_r1)]));
  1210. #undef FLD
  1211. }
  1212. NEXT (vpc);
  1213. CASE (sem, INSN_XOR) : /* xor $r2,$r0,$r1 */
  1214. {
  1215. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1216. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1217. #define FLD(f) abuf->fields.sfmt_user.f
  1218. int UNUSED written = 0;
  1219. IADDR UNUSED pc = abuf->addr;
  1220. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1221. {
  1222. SI opval = XORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)]));
  1223. CPU (h_gr[FLD (f_r2)]) = opval;
  1224. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1225. }
  1226. #undef FLD
  1227. }
  1228. NEXT (vpc);
  1229. CASE (sem, INSN_XORI) : /* xori $r1,$r0,$uimm */
  1230. {
  1231. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1232. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1233. #define FLD(f) abuf->fields.sfmt_andi.f
  1234. int UNUSED written = 0;
  1235. IADDR UNUSED pc = abuf->addr;
  1236. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1237. {
  1238. SI opval = XORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm)));
  1239. CPU (h_gr[FLD (f_r1)]) = opval;
  1240. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1241. }
  1242. #undef FLD
  1243. }
  1244. NEXT (vpc);
  1245. CASE (sem, INSN_XNOR) : /* xnor $r2,$r0,$r1 */
  1246. {
  1247. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1248. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1249. #define FLD(f) abuf->fields.sfmt_user.f
  1250. int UNUSED written = 0;
  1251. IADDR UNUSED pc = abuf->addr;
  1252. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1253. {
  1254. SI opval = INVSI (XORSI (CPU (h_gr[FLD (f_r0)]), CPU (h_gr[FLD (f_r1)])));
  1255. CPU (h_gr[FLD (f_r2)]) = opval;
  1256. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1257. }
  1258. #undef FLD
  1259. }
  1260. NEXT (vpc);
  1261. CASE (sem, INSN_XNORI) : /* xnori $r1,$r0,$uimm */
  1262. {
  1263. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1264. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1265. #define FLD(f) abuf->fields.sfmt_andi.f
  1266. int UNUSED written = 0;
  1267. IADDR UNUSED pc = abuf->addr;
  1268. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1269. {
  1270. SI opval = INVSI (XORSI (CPU (h_gr[FLD (f_r0)]), ZEXTSISI (FLD (f_uimm))));
  1271. CPU (h_gr[FLD (f_r1)]) = opval;
  1272. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1273. }
  1274. #undef FLD
  1275. }
  1276. NEXT (vpc);
  1277. CASE (sem, INSN_BREAK) : /* break */
  1278. {
  1279. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1280. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1281. #define FLD(f) abuf->fields.sfmt_empty.f
  1282. int UNUSED written = 0;
  1283. IADDR UNUSED pc = abuf->addr;
  1284. SEM_BRANCH_INIT
  1285. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1286. {
  1287. USI opval = lm32bf_break_insn (current_cpu, pc);
  1288. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1289. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1290. }
  1291. SEM_BRANCH_FINI (vpc);
  1292. #undef FLD
  1293. }
  1294. NEXT (vpc);
  1295. CASE (sem, INSN_SCALL) : /* scall */
  1296. {
  1297. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1298. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1299. #define FLD(f) abuf->fields.sfmt_empty.f
  1300. int UNUSED written = 0;
  1301. IADDR UNUSED pc = abuf->addr;
  1302. SEM_BRANCH_INIT
  1303. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1304. {
  1305. USI opval = lm32bf_scall_insn (current_cpu, pc);
  1306. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1307. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1308. }
  1309. SEM_BRANCH_FINI (vpc);
  1310. #undef FLD
  1311. }
  1312. NEXT (vpc);
  1313. }
  1314. ENDSWITCH (sem) /* End of semantic switch. */
  1315. /* At this point `vpc' contains the next insn to execute. */
  1316. }
  1317. #undef DEFINE_SWITCH
  1318. #endif /* DEFINE_SWITCH */