if_mecreg.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /* $OpenBSD: if_mecreg.h,v 1.2 2007/07/31 19:10:22 deraadt Exp $ */
  2. /* $NetBSD: if_mecreg.h,v 1.2 2004/07/11 03:13:04 tsutsui Exp $ */
  3. /*
  4. * Copyright (c) 2001 Christopher Sekiya
  5. * Copyright (c) 2000 Soren S. Jorvang
  6. * All rights reserved.
  7. *
  8. * Redistribution and use in source and binary forms, with or without
  9. * modification, are permitted provided that the following conditions
  10. * are met:
  11. * 1. Redistributions of source code must retain the above copyright
  12. * notice, this list of conditions and the following disclaimer.
  13. * 2. Redistributions in binary form must reproduce the above copyright
  14. * notice, this list of conditions and the following disclaimer in the
  15. * documentation and/or other materials provided with the distribution.
  16. * 3. All advertising materials mentioning features or use of this software
  17. * must display the following acknowledgement:
  18. * This product includes software developed for the
  19. * NetBSD Project. See http://www.NetBSD.org/ for
  20. * information about NetBSD.
  21. * 4. The name of the author may not be used to endorse or promote products
  22. * derived from this software without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
  25. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  26. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  27. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  30. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  31. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  32. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  33. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. */
  35. /*
  36. * MACE MAC110 Ethernet register definitions
  37. */
  38. #define MEC_MAC_CONTROL 0x00
  39. #define MEC_MAC_CORE_RESET 0x0000000000000001 /* reset signal */
  40. #define MEC_MAC_FULL_DUPLEX 0x0000000000000002 /* 1 to enable */
  41. #define MEC_MAC_INT_LOOPBACK 0x0000000000000004 /* 0 = normal op */
  42. #define MEC_MAC_SPEED_SELECT 0x0000000000000008 /* 0/1 10/100 */
  43. #define MEC_MAC_MII_SELECT 0x0000000000000010 /* MII/SIA */
  44. #define MEC_MAC_FILTER_MASK 0x0000000000000060
  45. #define MEC_MAC_FILTER_STATION 0x0000000000000000
  46. #define MEC_MAC_FILTER_MATCHMULTI 0x0000000000000020
  47. #define MEC_MAC_FILTER_ALLMULTI 0x0000000000000040
  48. #define MEC_MAC_FILTER_PROMISC 0x0000000000000060
  49. #define MEC_MAC_LINK_FAILURE 0x0000000000000080
  50. #define MEC_MAC_IPGT 0x0000000000007f00 /* interpacket gap */
  51. #define MEC_MAC_IPGT_SHIFT 8
  52. #define MEC_MAC_IPGR1 0x00000000003f8000
  53. #define MEC_MAC_IPGR1_SHIFT 15
  54. #define MEC_MAC_IPGR2 0x000000001fc00000
  55. #define MEC_MAC_IPGR2_SHIFT 22
  56. #define MEC_MAC_REVISION 0x00000000e0000000
  57. #define MEC_MAC_REVISION_SHIFT 29
  58. #define MEC_MAC_IPG_DEFAULT \
  59. (21 << MEC_MAC_IPGT_SHIFT) | \
  60. (17 << MEC_MAC_IPGR1_SHIFT) | \
  61. (11 << MEC_MAC_IPGR2_SHIFT)
  62. #define MEC_INT_STATUS 0x08
  63. #define MEC_INT_STATUS_MASK 0x00000000000000ff
  64. #define MEC_INT_TX_EMPTY 0x0000000000000001
  65. #define MEC_INT_TX_PACKET_SENT 0x0000000000000002
  66. #define MEC_INT_TX_LINK_FAIL 0x0000000000000004
  67. #define MEC_INT_TX_MEM_ERROR 0x0000000000000008
  68. #define MEC_INT_TX_ABORT 0x0000000000000010
  69. #define MEC_INT_RX_THRESHOLD 0x0000000000000020
  70. #define MEC_INT_RX_FIFO_UNDERFLOW 0x0000000000000040
  71. #define MEC_INT_RX_DMA_UNDERFLOW 0x0000000000000080
  72. #define MEC_INT_RX_MCL_FIFO_ALIAS 0x0000000000001f00
  73. #define MEC_INT_TX_RING_BUFFER_ALIAS 0x0000000001ff0000
  74. #define MEC_INT_RX_SEQUENCE_NUMBER 0x000000003e000000
  75. #define MEC_INT_MCAST_HASH_OUTPUT 0x0000000040000000
  76. #define MEC_DMA_CONTROL 0x10
  77. #define MEC_DMA_TX_INT_ENABLE 0x0000000000000001
  78. #define MEC_DMA_TX_DMA_ENABLE 0x0000000000000002
  79. #define MEC_DMA_TX_RING_SIZE_MASK 0x000000000000000c
  80. #define MEC_DMA_RX_INT_THRESHOLD 0x00000000000001f0
  81. #define MEC_DMA_RX_INT_THRESH_SHIFT 4
  82. #define MEC_DMA_RX_INT_ENABLE 0x0000000000000200
  83. #define MEC_DMA_RX_RUNT 0x0000000000000400
  84. #define MEC_DMA_RX_PACKET_GATHER 0x0000000000000800
  85. #define MEC_DMA_RX_DMA_OFFSET 0x0000000000007000
  86. #define MEC_DMA_RX_DMA_OFFSET_SHIFT 12
  87. #define MEC_DMA_RX_DMA_ENABLE 0x0000000000008000
  88. #define MEC_TIMER 0x18
  89. #define MEC_TX_ALIAS 0x20
  90. #define MEC_TX_ALIAS_INT_ENABLE 0x0000000000000001
  91. #define MEC_RX_ALIAS 0x28
  92. #define MEC_RX_ALIAS_INT_ENABLE 0x0000000000000200
  93. #define MEC_RX_ALIAS_INT_THRESHOLD 0x00000000000001f0
  94. #define MEC_TX_RING_PTR 0x30
  95. #define MEC_TX_RING_WRITE_PTR 0x00000000000001ff
  96. #define MEC_TX_RING_READ_PTR 0x0000000001ff0000
  97. #define MEC_TX_RING_PTR_ALIAS 0x38
  98. #define MEC_RX_FIFO 0x40
  99. #define MEC_RX_FIFO_ELEMENT_COUNT 0x000000000000001f
  100. #define MEC_RX_FIFO_READ_PTR 0x0000000000000f00
  101. #define MEC_RX_FIFO_GEN_NUMBER 0x0000000000001000
  102. #define MEC_RX_FIFO_WRITE_PTR 0x00000000000f0000
  103. #define MEC_RX_FIFO_GEN_NUMBER_2 0x0000000000100000
  104. #define MEC_RX_FIFO_ALIAS1 0x48
  105. #define MEC_RX_FIFO_ALIAS2 0x50
  106. #define MEC_TX_VECTOR 0x58
  107. #define MEC_IRQ_VECTOR 0x58
  108. #define MEC_PHY_DATA_PAD 0x60 /* XXX ? */
  109. #define MEC_PHY_DATA 0x64
  110. #define MEC_PHY_DATA_BUSY 0x00010000
  111. #define MEC_PHY_DATA_VALUE 0x0000ffff
  112. #define MEC_PHY_ADDRESS_PAD 0x68 /* XXX ? */
  113. #define MEC_PHY_ADDRESS 0x6c
  114. #define MEC_PHY_ADDR_REGISTER 0x0000001f
  115. #define MEC_PHY_ADDR_DEVICE 0x000003e0
  116. #define MEC_PHY_ADDR_DEVSHIFT 5
  117. #define MEC_PHY_READ_INITIATE 0x70
  118. #define MEC_PHY_BACKOFF 0x78
  119. #define MEC_STATION 0xa0
  120. #define MEC_STATION_ALT 0xa8
  121. #define MEC_STATION_MASK 0x0000ffffffffffffULL
  122. #define MEC_MULTICAST 0xb0
  123. #define MEC_TX_RING_BASE 0xb8
  124. #define MEC_TX_PKT1_CMD_1 0xc0
  125. #define MEC_TX_PKT1_BUFFER_1 0xc8
  126. #define MEC_TX_PKT1_BUFFER_2 0xd0
  127. #define MEC_TX_PKT1_BUFFER_3 0xd8
  128. #define MEC_TX_PKT2_CMD_1 0xe0
  129. #define MEC_TX_PKT2_BUFFER_1 0xe8
  130. #define MEC_TX_PKT2_BUFFER_2 0xf0
  131. #define MEC_TX_PKT2_BUFFER_3 0xf8
  132. #define MEC_MCL_RX_FIFO 0x100
  133. #define MEC_NREGS 0x200