max98088.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126
  1. /*
  2. * max98088.c -- MAX98088 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/platform_device.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98088.h>
  27. #include "max98088.h"
  28. enum max98088_type {
  29. MAX98088,
  30. MAX98089,
  31. };
  32. struct max98088_cdata {
  33. unsigned int rate;
  34. unsigned int fmt;
  35. int eq_sel;
  36. };
  37. struct max98088_priv {
  38. enum max98088_type devtype;
  39. void *control_data;
  40. struct max98088_pdata *pdata;
  41. unsigned int sysclk;
  42. struct max98088_cdata dai[2];
  43. int eq_textcnt;
  44. const char **eq_texts;
  45. struct soc_enum eq_enum;
  46. u8 ina_state;
  47. u8 inb_state;
  48. unsigned int ex_mode;
  49. unsigned int digmic;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. unsigned int extmic_mode;
  53. };
  54. static const u8 max98088_reg[M98088_REG_CNT] = {
  55. 0x00, /* 00 IRQ status */
  56. 0x00, /* 01 MIC status */
  57. 0x00, /* 02 jack status */
  58. 0x00, /* 03 battery voltage */
  59. 0x00, /* 04 */
  60. 0x00, /* 05 */
  61. 0x00, /* 06 */
  62. 0x00, /* 07 */
  63. 0x00, /* 08 */
  64. 0x00, /* 09 */
  65. 0x00, /* 0A */
  66. 0x00, /* 0B */
  67. 0x00, /* 0C */
  68. 0x00, /* 0D */
  69. 0x00, /* 0E */
  70. 0x00, /* 0F interrupt enable */
  71. 0x00, /* 10 master clock */
  72. 0x00, /* 11 DAI1 clock mode */
  73. 0x00, /* 12 DAI1 clock control */
  74. 0x00, /* 13 DAI1 clock control */
  75. 0x00, /* 14 DAI1 format */
  76. 0x00, /* 15 DAI1 clock */
  77. 0x00, /* 16 DAI1 config */
  78. 0x00, /* 17 DAI1 TDM */
  79. 0x00, /* 18 DAI1 filters */
  80. 0x00, /* 19 DAI2 clock mode */
  81. 0x00, /* 1A DAI2 clock control */
  82. 0x00, /* 1B DAI2 clock control */
  83. 0x00, /* 1C DAI2 format */
  84. 0x00, /* 1D DAI2 clock */
  85. 0x00, /* 1E DAI2 config */
  86. 0x00, /* 1F DAI2 TDM */
  87. 0x00, /* 20 DAI2 filters */
  88. 0x00, /* 21 data config */
  89. 0x00, /* 22 DAC mixer */
  90. 0x00, /* 23 left ADC mixer */
  91. 0x00, /* 24 right ADC mixer */
  92. 0x00, /* 25 left HP mixer */
  93. 0x00, /* 26 right HP mixer */
  94. 0x00, /* 27 HP control */
  95. 0x00, /* 28 left REC mixer */
  96. 0x00, /* 29 right REC mixer */
  97. 0x00, /* 2A REC control */
  98. 0x00, /* 2B left SPK mixer */
  99. 0x00, /* 2C right SPK mixer */
  100. 0x00, /* 2D SPK control */
  101. 0x00, /* 2E sidetone */
  102. 0x00, /* 2F DAI1 playback level */
  103. 0x00, /* 30 DAI1 playback level */
  104. 0x00, /* 31 DAI2 playback level */
  105. 0x00, /* 32 DAI2 playbakc level */
  106. 0x00, /* 33 left ADC level */
  107. 0x00, /* 34 right ADC level */
  108. 0x00, /* 35 MIC1 level */
  109. 0x00, /* 36 MIC2 level */
  110. 0x00, /* 37 INA level */
  111. 0x00, /* 38 INB level */
  112. 0x00, /* 39 left HP volume */
  113. 0x00, /* 3A right HP volume */
  114. 0x00, /* 3B left REC volume */
  115. 0x00, /* 3C right REC volume */
  116. 0x00, /* 3D left SPK volume */
  117. 0x00, /* 3E right SPK volume */
  118. 0x00, /* 3F MIC config */
  119. 0x00, /* 40 MIC threshold */
  120. 0x00, /* 41 excursion limiter filter */
  121. 0x00, /* 42 excursion limiter threshold */
  122. 0x00, /* 43 ALC */
  123. 0x00, /* 44 power limiter threshold */
  124. 0x00, /* 45 power limiter config */
  125. 0x00, /* 46 distortion limiter config */
  126. 0x00, /* 47 audio input */
  127. 0x00, /* 48 microphone */
  128. 0x00, /* 49 level control */
  129. 0x00, /* 4A bypass switches */
  130. 0x00, /* 4B jack detect */
  131. 0x00, /* 4C input enable */
  132. 0x00, /* 4D output enable */
  133. 0xF0, /* 4E bias control */
  134. 0x00, /* 4F DAC power */
  135. 0x0F, /* 50 DAC power */
  136. 0x00, /* 51 system */
  137. 0x00, /* 52 DAI1 EQ1 */
  138. 0x00, /* 53 DAI1 EQ1 */
  139. 0x00, /* 54 DAI1 EQ1 */
  140. 0x00, /* 55 DAI1 EQ1 */
  141. 0x00, /* 56 DAI1 EQ1 */
  142. 0x00, /* 57 DAI1 EQ1 */
  143. 0x00, /* 58 DAI1 EQ1 */
  144. 0x00, /* 59 DAI1 EQ1 */
  145. 0x00, /* 5A DAI1 EQ1 */
  146. 0x00, /* 5B DAI1 EQ1 */
  147. 0x00, /* 5C DAI1 EQ2 */
  148. 0x00, /* 5D DAI1 EQ2 */
  149. 0x00, /* 5E DAI1 EQ2 */
  150. 0x00, /* 5F DAI1 EQ2 */
  151. 0x00, /* 60 DAI1 EQ2 */
  152. 0x00, /* 61 DAI1 EQ2 */
  153. 0x00, /* 62 DAI1 EQ2 */
  154. 0x00, /* 63 DAI1 EQ2 */
  155. 0x00, /* 64 DAI1 EQ2 */
  156. 0x00, /* 65 DAI1 EQ2 */
  157. 0x00, /* 66 DAI1 EQ3 */
  158. 0x00, /* 67 DAI1 EQ3 */
  159. 0x00, /* 68 DAI1 EQ3 */
  160. 0x00, /* 69 DAI1 EQ3 */
  161. 0x00, /* 6A DAI1 EQ3 */
  162. 0x00, /* 6B DAI1 EQ3 */
  163. 0x00, /* 6C DAI1 EQ3 */
  164. 0x00, /* 6D DAI1 EQ3 */
  165. 0x00, /* 6E DAI1 EQ3 */
  166. 0x00, /* 6F DAI1 EQ3 */
  167. 0x00, /* 70 DAI1 EQ4 */
  168. 0x00, /* 71 DAI1 EQ4 */
  169. 0x00, /* 72 DAI1 EQ4 */
  170. 0x00, /* 73 DAI1 EQ4 */
  171. 0x00, /* 74 DAI1 EQ4 */
  172. 0x00, /* 75 DAI1 EQ4 */
  173. 0x00, /* 76 DAI1 EQ4 */
  174. 0x00, /* 77 DAI1 EQ4 */
  175. 0x00, /* 78 DAI1 EQ4 */
  176. 0x00, /* 79 DAI1 EQ4 */
  177. 0x00, /* 7A DAI1 EQ5 */
  178. 0x00, /* 7B DAI1 EQ5 */
  179. 0x00, /* 7C DAI1 EQ5 */
  180. 0x00, /* 7D DAI1 EQ5 */
  181. 0x00, /* 7E DAI1 EQ5 */
  182. 0x00, /* 7F DAI1 EQ5 */
  183. 0x00, /* 80 DAI1 EQ5 */
  184. 0x00, /* 81 DAI1 EQ5 */
  185. 0x00, /* 82 DAI1 EQ5 */
  186. 0x00, /* 83 DAI1 EQ5 */
  187. 0x00, /* 84 DAI2 EQ1 */
  188. 0x00, /* 85 DAI2 EQ1 */
  189. 0x00, /* 86 DAI2 EQ1 */
  190. 0x00, /* 87 DAI2 EQ1 */
  191. 0x00, /* 88 DAI2 EQ1 */
  192. 0x00, /* 89 DAI2 EQ1 */
  193. 0x00, /* 8A DAI2 EQ1 */
  194. 0x00, /* 8B DAI2 EQ1 */
  195. 0x00, /* 8C DAI2 EQ1 */
  196. 0x00, /* 8D DAI2 EQ1 */
  197. 0x00, /* 8E DAI2 EQ2 */
  198. 0x00, /* 8F DAI2 EQ2 */
  199. 0x00, /* 90 DAI2 EQ2 */
  200. 0x00, /* 91 DAI2 EQ2 */
  201. 0x00, /* 92 DAI2 EQ2 */
  202. 0x00, /* 93 DAI2 EQ2 */
  203. 0x00, /* 94 DAI2 EQ2 */
  204. 0x00, /* 95 DAI2 EQ2 */
  205. 0x00, /* 96 DAI2 EQ2 */
  206. 0x00, /* 97 DAI2 EQ2 */
  207. 0x00, /* 98 DAI2 EQ3 */
  208. 0x00, /* 99 DAI2 EQ3 */
  209. 0x00, /* 9A DAI2 EQ3 */
  210. 0x00, /* 9B DAI2 EQ3 */
  211. 0x00, /* 9C DAI2 EQ3 */
  212. 0x00, /* 9D DAI2 EQ3 */
  213. 0x00, /* 9E DAI2 EQ3 */
  214. 0x00, /* 9F DAI2 EQ3 */
  215. 0x00, /* A0 DAI2 EQ3 */
  216. 0x00, /* A1 DAI2 EQ3 */
  217. 0x00, /* A2 DAI2 EQ4 */
  218. 0x00, /* A3 DAI2 EQ4 */
  219. 0x00, /* A4 DAI2 EQ4 */
  220. 0x00, /* A5 DAI2 EQ4 */
  221. 0x00, /* A6 DAI2 EQ4 */
  222. 0x00, /* A7 DAI2 EQ4 */
  223. 0x00, /* A8 DAI2 EQ4 */
  224. 0x00, /* A9 DAI2 EQ4 */
  225. 0x00, /* AA DAI2 EQ4 */
  226. 0x00, /* AB DAI2 EQ4 */
  227. 0x00, /* AC DAI2 EQ5 */
  228. 0x00, /* AD DAI2 EQ5 */
  229. 0x00, /* AE DAI2 EQ5 */
  230. 0x00, /* AF DAI2 EQ5 */
  231. 0x00, /* B0 DAI2 EQ5 */
  232. 0x00, /* B1 DAI2 EQ5 */
  233. 0x00, /* B2 DAI2 EQ5 */
  234. 0x00, /* B3 DAI2 EQ5 */
  235. 0x00, /* B4 DAI2 EQ5 */
  236. 0x00, /* B5 DAI2 EQ5 */
  237. 0x00, /* B6 DAI1 biquad */
  238. 0x00, /* B7 DAI1 biquad */
  239. 0x00, /* B8 DAI1 biquad */
  240. 0x00, /* B9 DAI1 biquad */
  241. 0x00, /* BA DAI1 biquad */
  242. 0x00, /* BB DAI1 biquad */
  243. 0x00, /* BC DAI1 biquad */
  244. 0x00, /* BD DAI1 biquad */
  245. 0x00, /* BE DAI1 biquad */
  246. 0x00, /* BF DAI1 biquad */
  247. 0x00, /* C0 DAI2 biquad */
  248. 0x00, /* C1 DAI2 biquad */
  249. 0x00, /* C2 DAI2 biquad */
  250. 0x00, /* C3 DAI2 biquad */
  251. 0x00, /* C4 DAI2 biquad */
  252. 0x00, /* C5 DAI2 biquad */
  253. 0x00, /* C6 DAI2 biquad */
  254. 0x00, /* C7 DAI2 biquad */
  255. 0x00, /* C8 DAI2 biquad */
  256. 0x00, /* C9 DAI2 biquad */
  257. 0x00, /* CA */
  258. 0x00, /* CB */
  259. 0x00, /* CC */
  260. 0x00, /* CD */
  261. 0x00, /* CE */
  262. 0x00, /* CF */
  263. 0x00, /* D0 */
  264. 0x00, /* D1 */
  265. 0x00, /* D2 */
  266. 0x00, /* D3 */
  267. 0x00, /* D4 */
  268. 0x00, /* D5 */
  269. 0x00, /* D6 */
  270. 0x00, /* D7 */
  271. 0x00, /* D8 */
  272. 0x00, /* D9 */
  273. 0x00, /* DA */
  274. 0x70, /* DB */
  275. 0x00, /* DC */
  276. 0x00, /* DD */
  277. 0x00, /* DE */
  278. 0x00, /* DF */
  279. 0x00, /* E0 */
  280. 0x00, /* E1 */
  281. 0x00, /* E2 */
  282. 0x00, /* E3 */
  283. 0x00, /* E4 */
  284. 0x00, /* E5 */
  285. 0x00, /* E6 */
  286. 0x00, /* E7 */
  287. 0x00, /* E8 */
  288. 0x00, /* E9 */
  289. 0x00, /* EA */
  290. 0x00, /* EB */
  291. 0x00, /* EC */
  292. 0x00, /* ED */
  293. 0x00, /* EE */
  294. 0x00, /* EF */
  295. 0x00, /* F0 */
  296. 0x00, /* F1 */
  297. 0x00, /* F2 */
  298. 0x00, /* F3 */
  299. 0x00, /* F4 */
  300. 0x00, /* F5 */
  301. 0x00, /* F6 */
  302. 0x00, /* F7 */
  303. 0x00, /* F8 */
  304. 0x00, /* F9 */
  305. 0x00, /* FA */
  306. 0x00, /* FB */
  307. 0x00, /* FC */
  308. 0x00, /* FD */
  309. 0x00, /* FE */
  310. 0x00, /* FF */
  311. };
  312. static struct {
  313. int readable;
  314. int writable;
  315. int vol;
  316. } max98088_access[M98088_REG_CNT] = {
  317. { 0xFF, 0xFF, 1 }, /* 00 IRQ status */
  318. { 0xFF, 0x00, 1 }, /* 01 MIC status */
  319. { 0xFF, 0x00, 1 }, /* 02 jack status */
  320. { 0x1F, 0x1F, 1 }, /* 03 battery voltage */
  321. { 0xFF, 0xFF, 0 }, /* 04 */
  322. { 0xFF, 0xFF, 0 }, /* 05 */
  323. { 0xFF, 0xFF, 0 }, /* 06 */
  324. { 0xFF, 0xFF, 0 }, /* 07 */
  325. { 0xFF, 0xFF, 0 }, /* 08 */
  326. { 0xFF, 0xFF, 0 }, /* 09 */
  327. { 0xFF, 0xFF, 0 }, /* 0A */
  328. { 0xFF, 0xFF, 0 }, /* 0B */
  329. { 0xFF, 0xFF, 0 }, /* 0C */
  330. { 0xFF, 0xFF, 0 }, /* 0D */
  331. { 0xFF, 0xFF, 0 }, /* 0E */
  332. { 0xFF, 0xFF, 0 }, /* 0F interrupt enable */
  333. { 0xFF, 0xFF, 0 }, /* 10 master clock */
  334. { 0xFF, 0xFF, 0 }, /* 11 DAI1 clock mode */
  335. { 0xFF, 0xFF, 0 }, /* 12 DAI1 clock control */
  336. { 0xFF, 0xFF, 0 }, /* 13 DAI1 clock control */
  337. { 0xFF, 0xFF, 0 }, /* 14 DAI1 format */
  338. { 0xFF, 0xFF, 0 }, /* 15 DAI1 clock */
  339. { 0xFF, 0xFF, 0 }, /* 16 DAI1 config */
  340. { 0xFF, 0xFF, 0 }, /* 17 DAI1 TDM */
  341. { 0xFF, 0xFF, 0 }, /* 18 DAI1 filters */
  342. { 0xFF, 0xFF, 0 }, /* 19 DAI2 clock mode */
  343. { 0xFF, 0xFF, 0 }, /* 1A DAI2 clock control */
  344. { 0xFF, 0xFF, 0 }, /* 1B DAI2 clock control */
  345. { 0xFF, 0xFF, 0 }, /* 1C DAI2 format */
  346. { 0xFF, 0xFF, 0 }, /* 1D DAI2 clock */
  347. { 0xFF, 0xFF, 0 }, /* 1E DAI2 config */
  348. { 0xFF, 0xFF, 0 }, /* 1F DAI2 TDM */
  349. { 0xFF, 0xFF, 0 }, /* 20 DAI2 filters */
  350. { 0xFF, 0xFF, 0 }, /* 21 data config */
  351. { 0xFF, 0xFF, 0 }, /* 22 DAC mixer */
  352. { 0xFF, 0xFF, 0 }, /* 23 left ADC mixer */
  353. { 0xFF, 0xFF, 0 }, /* 24 right ADC mixer */
  354. { 0xFF, 0xFF, 0 }, /* 25 left HP mixer */
  355. { 0xFF, 0xFF, 0 }, /* 26 right HP mixer */
  356. { 0xFF, 0xFF, 0 }, /* 27 HP control */
  357. { 0xFF, 0xFF, 0 }, /* 28 left REC mixer */
  358. { 0xFF, 0xFF, 0 }, /* 29 right REC mixer */
  359. { 0xFF, 0xFF, 0 }, /* 2A REC control */
  360. { 0xFF, 0xFF, 0 }, /* 2B left SPK mixer */
  361. { 0xFF, 0xFF, 0 }, /* 2C right SPK mixer */
  362. { 0xFF, 0xFF, 0 }, /* 2D SPK control */
  363. { 0xFF, 0xFF, 0 }, /* 2E sidetone */
  364. { 0xFF, 0xFF, 0 }, /* 2F DAI1 playback level */
  365. { 0xFF, 0xFF, 0 }, /* 30 DAI1 playback level */
  366. { 0xFF, 0xFF, 0 }, /* 31 DAI2 playback level */
  367. { 0xFF, 0xFF, 0 }, /* 32 DAI2 playbakc level */
  368. { 0xFF, 0xFF, 0 }, /* 33 left ADC level */
  369. { 0xFF, 0xFF, 0 }, /* 34 right ADC level */
  370. { 0xFF, 0xFF, 0 }, /* 35 MIC1 level */
  371. { 0xFF, 0xFF, 0 }, /* 36 MIC2 level */
  372. { 0xFF, 0xFF, 0 }, /* 37 INA level */
  373. { 0xFF, 0xFF, 0 }, /* 38 INB level */
  374. { 0xFF, 0xFF, 0 }, /* 39 left HP volume */
  375. { 0xFF, 0xFF, 0 }, /* 3A right HP volume */
  376. { 0xFF, 0xFF, 0 }, /* 3B left REC volume */
  377. { 0xFF, 0xFF, 0 }, /* 3C right REC volume */
  378. { 0xFF, 0xFF, 0 }, /* 3D left SPK volume */
  379. { 0xFF, 0xFF, 0 }, /* 3E right SPK volume */
  380. { 0xFF, 0xFF, 0 }, /* 3F MIC config */
  381. { 0xFF, 0xFF, 0 }, /* 40 MIC threshold */
  382. { 0xFF, 0xFF, 0 }, /* 41 excursion limiter filter */
  383. { 0xFF, 0xFF, 0 }, /* 42 excursion limiter threshold */
  384. { 0xFF, 0xFF, 0 }, /* 43 ALC */
  385. { 0xFF, 0xFF, 0 }, /* 44 power limiter threshold */
  386. { 0xFF, 0xFF, 0 }, /* 45 power limiter config */
  387. { 0xFF, 0xFF, 0 }, /* 46 distortion limiter config */
  388. { 0xFF, 0xFF, 0 }, /* 47 audio input */
  389. { 0xFF, 0xFF, 0 }, /* 48 microphone */
  390. { 0xFF, 0xFF, 0 }, /* 49 level control */
  391. { 0xFF, 0xFF, 0 }, /* 4A bypass switches */
  392. { 0xFF, 0xFF, 0 }, /* 4B jack detect */
  393. { 0xFF, 0xFF, 0 }, /* 4C input enable */
  394. { 0xFF, 0xFF, 0 }, /* 4D output enable */
  395. { 0xFF, 0xFF, 0 }, /* 4E bias control */
  396. { 0xFF, 0xFF, 0 }, /* 4F DAC power */
  397. { 0xFF, 0xFF, 0 }, /* 50 DAC power */
  398. { 0xFF, 0xFF, 0 }, /* 51 system */
  399. { 0xFF, 0xFF, 0 }, /* 52 DAI1 EQ1 */
  400. { 0xFF, 0xFF, 0 }, /* 53 DAI1 EQ1 */
  401. { 0xFF, 0xFF, 0 }, /* 54 DAI1 EQ1 */
  402. { 0xFF, 0xFF, 0 }, /* 55 DAI1 EQ1 */
  403. { 0xFF, 0xFF, 0 }, /* 56 DAI1 EQ1 */
  404. { 0xFF, 0xFF, 0 }, /* 57 DAI1 EQ1 */
  405. { 0xFF, 0xFF, 0 }, /* 58 DAI1 EQ1 */
  406. { 0xFF, 0xFF, 0 }, /* 59 DAI1 EQ1 */
  407. { 0xFF, 0xFF, 0 }, /* 5A DAI1 EQ1 */
  408. { 0xFF, 0xFF, 0 }, /* 5B DAI1 EQ1 */
  409. { 0xFF, 0xFF, 0 }, /* 5C DAI1 EQ2 */
  410. { 0xFF, 0xFF, 0 }, /* 5D DAI1 EQ2 */
  411. { 0xFF, 0xFF, 0 }, /* 5E DAI1 EQ2 */
  412. { 0xFF, 0xFF, 0 }, /* 5F DAI1 EQ2 */
  413. { 0xFF, 0xFF, 0 }, /* 60 DAI1 EQ2 */
  414. { 0xFF, 0xFF, 0 }, /* 61 DAI1 EQ2 */
  415. { 0xFF, 0xFF, 0 }, /* 62 DAI1 EQ2 */
  416. { 0xFF, 0xFF, 0 }, /* 63 DAI1 EQ2 */
  417. { 0xFF, 0xFF, 0 }, /* 64 DAI1 EQ2 */
  418. { 0xFF, 0xFF, 0 }, /* 65 DAI1 EQ2 */
  419. { 0xFF, 0xFF, 0 }, /* 66 DAI1 EQ3 */
  420. { 0xFF, 0xFF, 0 }, /* 67 DAI1 EQ3 */
  421. { 0xFF, 0xFF, 0 }, /* 68 DAI1 EQ3 */
  422. { 0xFF, 0xFF, 0 }, /* 69 DAI1 EQ3 */
  423. { 0xFF, 0xFF, 0 }, /* 6A DAI1 EQ3 */
  424. { 0xFF, 0xFF, 0 }, /* 6B DAI1 EQ3 */
  425. { 0xFF, 0xFF, 0 }, /* 6C DAI1 EQ3 */
  426. { 0xFF, 0xFF, 0 }, /* 6D DAI1 EQ3 */
  427. { 0xFF, 0xFF, 0 }, /* 6E DAI1 EQ3 */
  428. { 0xFF, 0xFF, 0 }, /* 6F DAI1 EQ3 */
  429. { 0xFF, 0xFF, 0 }, /* 70 DAI1 EQ4 */
  430. { 0xFF, 0xFF, 0 }, /* 71 DAI1 EQ4 */
  431. { 0xFF, 0xFF, 0 }, /* 72 DAI1 EQ4 */
  432. { 0xFF, 0xFF, 0 }, /* 73 DAI1 EQ4 */
  433. { 0xFF, 0xFF, 0 }, /* 74 DAI1 EQ4 */
  434. { 0xFF, 0xFF, 0 }, /* 75 DAI1 EQ4 */
  435. { 0xFF, 0xFF, 0 }, /* 76 DAI1 EQ4 */
  436. { 0xFF, 0xFF, 0 }, /* 77 DAI1 EQ4 */
  437. { 0xFF, 0xFF, 0 }, /* 78 DAI1 EQ4 */
  438. { 0xFF, 0xFF, 0 }, /* 79 DAI1 EQ4 */
  439. { 0xFF, 0xFF, 0 }, /* 7A DAI1 EQ5 */
  440. { 0xFF, 0xFF, 0 }, /* 7B DAI1 EQ5 */
  441. { 0xFF, 0xFF, 0 }, /* 7C DAI1 EQ5 */
  442. { 0xFF, 0xFF, 0 }, /* 7D DAI1 EQ5 */
  443. { 0xFF, 0xFF, 0 }, /* 7E DAI1 EQ5 */
  444. { 0xFF, 0xFF, 0 }, /* 7F DAI1 EQ5 */
  445. { 0xFF, 0xFF, 0 }, /* 80 DAI1 EQ5 */
  446. { 0xFF, 0xFF, 0 }, /* 81 DAI1 EQ5 */
  447. { 0xFF, 0xFF, 0 }, /* 82 DAI1 EQ5 */
  448. { 0xFF, 0xFF, 0 }, /* 83 DAI1 EQ5 */
  449. { 0xFF, 0xFF, 0 }, /* 84 DAI2 EQ1 */
  450. { 0xFF, 0xFF, 0 }, /* 85 DAI2 EQ1 */
  451. { 0xFF, 0xFF, 0 }, /* 86 DAI2 EQ1 */
  452. { 0xFF, 0xFF, 0 }, /* 87 DAI2 EQ1 */
  453. { 0xFF, 0xFF, 0 }, /* 88 DAI2 EQ1 */
  454. { 0xFF, 0xFF, 0 }, /* 89 DAI2 EQ1 */
  455. { 0xFF, 0xFF, 0 }, /* 8A DAI2 EQ1 */
  456. { 0xFF, 0xFF, 0 }, /* 8B DAI2 EQ1 */
  457. { 0xFF, 0xFF, 0 }, /* 8C DAI2 EQ1 */
  458. { 0xFF, 0xFF, 0 }, /* 8D DAI2 EQ1 */
  459. { 0xFF, 0xFF, 0 }, /* 8E DAI2 EQ2 */
  460. { 0xFF, 0xFF, 0 }, /* 8F DAI2 EQ2 */
  461. { 0xFF, 0xFF, 0 }, /* 90 DAI2 EQ2 */
  462. { 0xFF, 0xFF, 0 }, /* 91 DAI2 EQ2 */
  463. { 0xFF, 0xFF, 0 }, /* 92 DAI2 EQ2 */
  464. { 0xFF, 0xFF, 0 }, /* 93 DAI2 EQ2 */
  465. { 0xFF, 0xFF, 0 }, /* 94 DAI2 EQ2 */
  466. { 0xFF, 0xFF, 0 }, /* 95 DAI2 EQ2 */
  467. { 0xFF, 0xFF, 0 }, /* 96 DAI2 EQ2 */
  468. { 0xFF, 0xFF, 0 }, /* 97 DAI2 EQ2 */
  469. { 0xFF, 0xFF, 0 }, /* 98 DAI2 EQ3 */
  470. { 0xFF, 0xFF, 0 }, /* 99 DAI2 EQ3 */
  471. { 0xFF, 0xFF, 0 }, /* 9A DAI2 EQ3 */
  472. { 0xFF, 0xFF, 0 }, /* 9B DAI2 EQ3 */
  473. { 0xFF, 0xFF, 0 }, /* 9C DAI2 EQ3 */
  474. { 0xFF, 0xFF, 0 }, /* 9D DAI2 EQ3 */
  475. { 0xFF, 0xFF, 0 }, /* 9E DAI2 EQ3 */
  476. { 0xFF, 0xFF, 0 }, /* 9F DAI2 EQ3 */
  477. { 0xFF, 0xFF, 0 }, /* A0 DAI2 EQ3 */
  478. { 0xFF, 0xFF, 0 }, /* A1 DAI2 EQ3 */
  479. { 0xFF, 0xFF, 0 }, /* A2 DAI2 EQ4 */
  480. { 0xFF, 0xFF, 0 }, /* A3 DAI2 EQ4 */
  481. { 0xFF, 0xFF, 0 }, /* A4 DAI2 EQ4 */
  482. { 0xFF, 0xFF, 0 }, /* A5 DAI2 EQ4 */
  483. { 0xFF, 0xFF, 0 }, /* A6 DAI2 EQ4 */
  484. { 0xFF, 0xFF, 0 }, /* A7 DAI2 EQ4 */
  485. { 0xFF, 0xFF, 0 }, /* A8 DAI2 EQ4 */
  486. { 0xFF, 0xFF, 0 }, /* A9 DAI2 EQ4 */
  487. { 0xFF, 0xFF, 0 }, /* AA DAI2 EQ4 */
  488. { 0xFF, 0xFF, 0 }, /* AB DAI2 EQ4 */
  489. { 0xFF, 0xFF, 0 }, /* AC DAI2 EQ5 */
  490. { 0xFF, 0xFF, 0 }, /* AD DAI2 EQ5 */
  491. { 0xFF, 0xFF, 0 }, /* AE DAI2 EQ5 */
  492. { 0xFF, 0xFF, 0 }, /* AF DAI2 EQ5 */
  493. { 0xFF, 0xFF, 0 }, /* B0 DAI2 EQ5 */
  494. { 0xFF, 0xFF, 0 }, /* B1 DAI2 EQ5 */
  495. { 0xFF, 0xFF, 0 }, /* B2 DAI2 EQ5 */
  496. { 0xFF, 0xFF, 0 }, /* B3 DAI2 EQ5 */
  497. { 0xFF, 0xFF, 0 }, /* B4 DAI2 EQ5 */
  498. { 0xFF, 0xFF, 0 }, /* B5 DAI2 EQ5 */
  499. { 0xFF, 0xFF, 0 }, /* B6 DAI1 biquad */
  500. { 0xFF, 0xFF, 0 }, /* B7 DAI1 biquad */
  501. { 0xFF, 0xFF, 0 }, /* B8 DAI1 biquad */
  502. { 0xFF, 0xFF, 0 }, /* B9 DAI1 biquad */
  503. { 0xFF, 0xFF, 0 }, /* BA DAI1 biquad */
  504. { 0xFF, 0xFF, 0 }, /* BB DAI1 biquad */
  505. { 0xFF, 0xFF, 0 }, /* BC DAI1 biquad */
  506. { 0xFF, 0xFF, 0 }, /* BD DAI1 biquad */
  507. { 0xFF, 0xFF, 0 }, /* BE DAI1 biquad */
  508. { 0xFF, 0xFF, 0 }, /* BF DAI1 biquad */
  509. { 0xFF, 0xFF, 0 }, /* C0 DAI2 biquad */
  510. { 0xFF, 0xFF, 0 }, /* C1 DAI2 biquad */
  511. { 0xFF, 0xFF, 0 }, /* C2 DAI2 biquad */
  512. { 0xFF, 0xFF, 0 }, /* C3 DAI2 biquad */
  513. { 0xFF, 0xFF, 0 }, /* C4 DAI2 biquad */
  514. { 0xFF, 0xFF, 0 }, /* C5 DAI2 biquad */
  515. { 0xFF, 0xFF, 0 }, /* C6 DAI2 biquad */
  516. { 0xFF, 0xFF, 0 }, /* C7 DAI2 biquad */
  517. { 0xFF, 0xFF, 0 }, /* C8 DAI2 biquad */
  518. { 0xFF, 0xFF, 0 }, /* C9 DAI2 biquad */
  519. { 0x00, 0x00, 0 }, /* CA */
  520. { 0x00, 0x00, 0 }, /* CB */
  521. { 0x00, 0x00, 0 }, /* CC */
  522. { 0x00, 0x00, 0 }, /* CD */
  523. { 0x00, 0x00, 0 }, /* CE */
  524. { 0x00, 0x00, 0 }, /* CF */
  525. { 0x00, 0x00, 0 }, /* D0 */
  526. { 0x00, 0x00, 0 }, /* D1 */
  527. { 0x00, 0x00, 0 }, /* D2 */
  528. { 0x00, 0x00, 0 }, /* D3 */
  529. { 0x00, 0x00, 0 }, /* D4 */
  530. { 0x00, 0x00, 0 }, /* D5 */
  531. { 0x00, 0x00, 0 }, /* D6 */
  532. { 0x00, 0x00, 0 }, /* D7 */
  533. { 0x00, 0x00, 0 }, /* D8 */
  534. { 0x00, 0x00, 0 }, /* D9 */
  535. { 0x00, 0x00, 0 }, /* DA */
  536. { 0x00, 0x00, 0 }, /* DB */
  537. { 0x00, 0x00, 0 }, /* DC */
  538. { 0x00, 0x00, 0 }, /* DD */
  539. { 0x00, 0x00, 0 }, /* DE */
  540. { 0x00, 0x00, 0 }, /* DF */
  541. { 0x00, 0x00, 0 }, /* E0 */
  542. { 0x00, 0x00, 0 }, /* E1 */
  543. { 0x00, 0x00, 0 }, /* E2 */
  544. { 0x00, 0x00, 0 }, /* E3 */
  545. { 0x00, 0x00, 0 }, /* E4 */
  546. { 0x00, 0x00, 0 }, /* E5 */
  547. { 0x00, 0x00, 0 }, /* E6 */
  548. { 0x00, 0x00, 0 }, /* E7 */
  549. { 0x00, 0x00, 0 }, /* E8 */
  550. { 0x00, 0x00, 0 }, /* E9 */
  551. { 0x00, 0x00, 0 }, /* EA */
  552. { 0x00, 0x00, 0 }, /* EB */
  553. { 0x00, 0x00, 0 }, /* EC */
  554. { 0x00, 0x00, 0 }, /* ED */
  555. { 0x00, 0x00, 0 }, /* EE */
  556. { 0x00, 0x00, 0 }, /* EF */
  557. { 0x00, 0x00, 0 }, /* F0 */
  558. { 0x00, 0x00, 0 }, /* F1 */
  559. { 0x00, 0x00, 0 }, /* F2 */
  560. { 0x00, 0x00, 0 }, /* F3 */
  561. { 0x00, 0x00, 0 }, /* F4 */
  562. { 0x00, 0x00, 0 }, /* F5 */
  563. { 0x00, 0x00, 0 }, /* F6 */
  564. { 0x00, 0x00, 0 }, /* F7 */
  565. { 0x00, 0x00, 0 }, /* F8 */
  566. { 0x00, 0x00, 0 }, /* F9 */
  567. { 0x00, 0x00, 0 }, /* FA */
  568. { 0x00, 0x00, 0 }, /* FB */
  569. { 0x00, 0x00, 0 }, /* FC */
  570. { 0x00, 0x00, 0 }, /* FD */
  571. { 0x00, 0x00, 0 }, /* FE */
  572. { 0xFF, 0x00, 1 }, /* FF */
  573. };
  574. static int max98088_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
  575. {
  576. return max98088_access[reg].vol;
  577. }
  578. /*
  579. * Load equalizer DSP coefficient configurations registers
  580. */
  581. static void m98088_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  582. unsigned int band, u16 *coefs)
  583. {
  584. unsigned int eq_reg;
  585. unsigned int i;
  586. BUG_ON(band > 4);
  587. BUG_ON(dai > 1);
  588. /* Load the base register address */
  589. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  590. /* Add the band address offset, note adjustment for word address */
  591. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  592. /* Step through the registers and coefs */
  593. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  594. snd_soc_write(codec, eq_reg++, M98088_BYTE1(coefs[i]));
  595. snd_soc_write(codec, eq_reg++, M98088_BYTE0(coefs[i]));
  596. }
  597. }
  598. /*
  599. * Excursion limiter modes
  600. */
  601. static const char *max98088_exmode_texts[] = {
  602. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  603. "400-600Hz", "400-800Hz",
  604. };
  605. static const unsigned int max98088_exmode_values[] = {
  606. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  607. };
  608. static const struct soc_enum max98088_exmode_enum =
  609. SOC_VALUE_ENUM_SINGLE(M98088_REG_41_SPKDHP, 0, 127,
  610. ARRAY_SIZE(max98088_exmode_texts),
  611. max98088_exmode_texts,
  612. max98088_exmode_values);
  613. static const char *max98088_ex_thresh[] = { /* volts PP */
  614. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  615. static const struct soc_enum max98088_ex_thresh_enum[] = {
  616. SOC_ENUM_SINGLE(M98088_REG_42_SPKDHP_THRESH, 0, 8,
  617. max98088_ex_thresh),
  618. };
  619. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  620. static const struct soc_enum max98088_filter_mode_enum[] = {
  621. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 7, 2, max98088_fltr_mode),
  622. };
  623. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  624. static const struct soc_enum max98088_extmic_enum =
  625. SOC_ENUM_SINGLE(M98088_REG_48_CFG_MIC, 0, 3, max98088_extmic_text);
  626. static const struct snd_kcontrol_new max98088_extmic_mux =
  627. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  628. static const char *max98088_dai1_fltr[] = {
  629. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  630. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  631. static const struct soc_enum max98088_dai1_dac_filter_enum[] = {
  632. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 0, 6, max98088_dai1_fltr),
  633. };
  634. static const struct soc_enum max98088_dai1_adc_filter_enum[] = {
  635. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 4, 6, max98088_dai1_fltr),
  636. };
  637. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  638. struct snd_ctl_elem_value *ucontrol)
  639. {
  640. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  641. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  642. unsigned int sel = ucontrol->value.integer.value[0];
  643. max98088->mic1pre = sel;
  644. snd_soc_update_bits(codec, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  645. (1+sel)<<M98088_MICPRE_SHIFT);
  646. return 0;
  647. }
  648. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  649. struct snd_ctl_elem_value *ucontrol)
  650. {
  651. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  652. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  653. ucontrol->value.integer.value[0] = max98088->mic1pre;
  654. return 0;
  655. }
  656. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  657. struct snd_ctl_elem_value *ucontrol)
  658. {
  659. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  660. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  661. unsigned int sel = ucontrol->value.integer.value[0];
  662. max98088->mic2pre = sel;
  663. snd_soc_update_bits(codec, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  664. (1+sel)<<M98088_MICPRE_SHIFT);
  665. return 0;
  666. }
  667. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  668. struct snd_ctl_elem_value *ucontrol)
  669. {
  670. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  671. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  672. ucontrol->value.integer.value[0] = max98088->mic2pre;
  673. return 0;
  674. }
  675. static const unsigned int max98088_micboost_tlv[] = {
  676. TLV_DB_RANGE_HEAD(2),
  677. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  678. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  679. };
  680. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  681. SOC_DOUBLE_R("Headphone Volume", M98088_REG_39_LVL_HP_L,
  682. M98088_REG_3A_LVL_HP_R, 0, 31, 0),
  683. SOC_DOUBLE_R("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  684. M98088_REG_3E_LVL_SPK_R, 0, 31, 0),
  685. SOC_DOUBLE_R("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  686. M98088_REG_3C_LVL_REC_R, 0, 31, 0),
  687. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  688. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  689. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  690. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  691. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  692. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  693. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  694. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  695. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  696. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  697. max98088_mic1pre_get, max98088_mic1pre_set,
  698. max98088_micboost_tlv),
  699. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  700. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  701. max98088_mic2pre_get, max98088_mic2pre_set,
  702. max98088_micboost_tlv),
  703. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  704. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  705. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  706. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  707. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  708. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  709. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  710. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  711. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  712. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  713. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  714. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  715. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  716. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  717. 0, 1, 0),
  718. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  719. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  720. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  721. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  722. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  723. 4, 15, 0),
  724. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  725. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  726. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  727. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  728. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  729. };
  730. /* Left speaker mixer switch */
  731. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  732. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  733. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  734. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  735. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  736. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  737. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  738. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  739. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  740. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  741. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  742. };
  743. /* Right speaker mixer switch */
  744. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  745. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  746. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  747. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  748. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  749. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  750. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  751. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  752. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  753. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  754. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  755. };
  756. /* Left headphone mixer switch */
  757. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  758. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  759. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  760. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  761. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  762. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  763. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  764. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  765. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  766. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  767. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  768. };
  769. /* Right headphone mixer switch */
  770. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  771. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  772. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  773. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  774. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  775. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  776. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  777. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  778. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  779. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  780. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  781. };
  782. /* Left earpiece/receiver mixer switch */
  783. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  784. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  785. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  786. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  787. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  788. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  789. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  790. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  791. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  792. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  793. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  794. };
  795. /* Right earpiece/receiver mixer switch */
  796. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  797. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  798. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  799. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  800. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  801. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  802. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  803. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  804. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  805. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  806. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  807. };
  808. /* Left ADC mixer switch */
  809. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  810. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  811. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  812. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  813. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  814. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  815. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  816. };
  817. /* Right ADC mixer switch */
  818. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  819. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  820. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  821. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  822. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  823. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  824. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  825. };
  826. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  827. struct snd_kcontrol *kcontrol, int event)
  828. {
  829. struct snd_soc_codec *codec = w->codec;
  830. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  831. switch (event) {
  832. case SND_SOC_DAPM_POST_PMU:
  833. if (w->reg == M98088_REG_35_LVL_MIC1) {
  834. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  835. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  836. } else {
  837. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  838. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  839. }
  840. break;
  841. case SND_SOC_DAPM_POST_PMD:
  842. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK, 0);
  843. break;
  844. default:
  845. return -EINVAL;
  846. }
  847. return 0;
  848. }
  849. /*
  850. * The line inputs are 2-channel stereo inputs with the left
  851. * and right channels sharing a common PGA power control signal.
  852. */
  853. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  854. int event, int line, u8 channel)
  855. {
  856. struct snd_soc_codec *codec = w->codec;
  857. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  858. u8 *state;
  859. BUG_ON(!((channel == 1) || (channel == 2)));
  860. switch (line) {
  861. case LINE_INA:
  862. state = &max98088->ina_state;
  863. break;
  864. case LINE_INB:
  865. state = &max98088->inb_state;
  866. break;
  867. default:
  868. return -EINVAL;
  869. }
  870. switch (event) {
  871. case SND_SOC_DAPM_POST_PMU:
  872. *state |= channel;
  873. snd_soc_update_bits(codec, w->reg,
  874. (1 << w->shift), (1 << w->shift));
  875. break;
  876. case SND_SOC_DAPM_POST_PMD:
  877. *state &= ~channel;
  878. if (*state == 0) {
  879. snd_soc_update_bits(codec, w->reg,
  880. (1 << w->shift), 0);
  881. }
  882. break;
  883. default:
  884. return -EINVAL;
  885. }
  886. return 0;
  887. }
  888. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  889. struct snd_kcontrol *k, int event)
  890. {
  891. return max98088_line_pga(w, event, LINE_INA, 1);
  892. }
  893. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  894. struct snd_kcontrol *k, int event)
  895. {
  896. return max98088_line_pga(w, event, LINE_INA, 2);
  897. }
  898. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  899. struct snd_kcontrol *k, int event)
  900. {
  901. return max98088_line_pga(w, event, LINE_INB, 1);
  902. }
  903. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  904. struct snd_kcontrol *k, int event)
  905. {
  906. return max98088_line_pga(w, event, LINE_INB, 2);
  907. }
  908. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  909. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  910. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  911. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  912. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  913. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  914. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  915. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  916. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  917. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  918. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  919. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  920. 7, 0, NULL, 0),
  921. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  922. 6, 0, NULL, 0),
  923. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  924. 5, 0, NULL, 0),
  925. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  926. 4, 0, NULL, 0),
  927. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  928. 3, 0, NULL, 0),
  929. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  930. 2, 0, NULL, 0),
  931. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  932. &max98088_extmic_mux),
  933. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  934. &max98088_left_hp_mixer_controls[0],
  935. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  936. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  937. &max98088_right_hp_mixer_controls[0],
  938. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  939. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  940. &max98088_left_speaker_mixer_controls[0],
  941. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  942. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  943. &max98088_right_speaker_mixer_controls[0],
  944. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  945. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  946. &max98088_left_rec_mixer_controls[0],
  947. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  948. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  949. &max98088_right_rec_mixer_controls[0],
  950. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  951. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  952. &max98088_left_ADC_mixer_controls[0],
  953. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  954. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  955. &max98088_right_ADC_mixer_controls[0],
  956. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  957. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  958. 5, 0, NULL, 0, max98088_mic_event,
  959. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  960. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  961. 5, 0, NULL, 0, max98088_mic_event,
  962. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  963. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  964. 7, 0, NULL, 0, max98088_pga_ina1_event,
  965. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  966. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  967. 7, 0, NULL, 0, max98088_pga_ina2_event,
  968. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  969. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  970. 6, 0, NULL, 0, max98088_pga_inb1_event,
  971. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  972. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  973. 6, 0, NULL, 0, max98088_pga_inb2_event,
  974. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  975. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  976. SND_SOC_DAPM_OUTPUT("HPL"),
  977. SND_SOC_DAPM_OUTPUT("HPR"),
  978. SND_SOC_DAPM_OUTPUT("SPKL"),
  979. SND_SOC_DAPM_OUTPUT("SPKR"),
  980. SND_SOC_DAPM_OUTPUT("RECL"),
  981. SND_SOC_DAPM_OUTPUT("RECR"),
  982. SND_SOC_DAPM_INPUT("MIC1"),
  983. SND_SOC_DAPM_INPUT("MIC2"),
  984. SND_SOC_DAPM_INPUT("INA1"),
  985. SND_SOC_DAPM_INPUT("INA2"),
  986. SND_SOC_DAPM_INPUT("INB1"),
  987. SND_SOC_DAPM_INPUT("INB2"),
  988. };
  989. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  990. /* Left headphone output mixer */
  991. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  992. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  993. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  994. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  995. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  996. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  997. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  998. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  999. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  1000. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  1001. /* Right headphone output mixer */
  1002. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  1003. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  1004. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  1005. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  1006. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  1007. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  1008. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  1009. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  1010. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  1011. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  1012. /* Left speaker output mixer */
  1013. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  1014. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  1015. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  1016. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  1017. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  1018. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  1019. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  1020. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  1021. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  1022. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  1023. /* Right speaker output mixer */
  1024. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  1025. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  1026. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  1027. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  1028. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  1029. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  1030. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  1031. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  1032. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  1033. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  1034. /* Earpiece/Receiver output mixer */
  1035. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  1036. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  1037. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  1038. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  1039. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1040. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1041. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  1042. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  1043. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  1044. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  1045. /* Earpiece/Receiver output mixer */
  1046. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  1047. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  1048. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  1049. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  1050. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1051. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1052. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  1053. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  1054. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  1055. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  1056. {"HP Left Out", NULL, "Left HP Mixer"},
  1057. {"HP Right Out", NULL, "Right HP Mixer"},
  1058. {"SPK Left Out", NULL, "Left SPK Mixer"},
  1059. {"SPK Right Out", NULL, "Right SPK Mixer"},
  1060. {"REC Left Out", NULL, "Left REC Mixer"},
  1061. {"REC Right Out", NULL, "Right REC Mixer"},
  1062. {"HPL", NULL, "HP Left Out"},
  1063. {"HPR", NULL, "HP Right Out"},
  1064. {"SPKL", NULL, "SPK Left Out"},
  1065. {"SPKR", NULL, "SPK Right Out"},
  1066. {"RECL", NULL, "REC Left Out"},
  1067. {"RECR", NULL, "REC Right Out"},
  1068. /* Left ADC input mixer */
  1069. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1070. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1071. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  1072. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  1073. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  1074. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  1075. /* Right ADC input mixer */
  1076. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1077. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1078. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  1079. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  1080. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  1081. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  1082. /* Inputs */
  1083. {"ADCL", NULL, "Left ADC Mixer"},
  1084. {"ADCR", NULL, "Right ADC Mixer"},
  1085. {"INA1 Input", NULL, "INA1"},
  1086. {"INA2 Input", NULL, "INA2"},
  1087. {"INB1 Input", NULL, "INB1"},
  1088. {"INB2 Input", NULL, "INB2"},
  1089. {"MIC1 Input", NULL, "MIC1"},
  1090. {"MIC2 Input", NULL, "MIC2"},
  1091. };
  1092. /* codec mclk clock divider coefficients */
  1093. static const struct {
  1094. u32 rate;
  1095. u8 sr;
  1096. } rate_table[] = {
  1097. {8000, 0x10},
  1098. {11025, 0x20},
  1099. {16000, 0x30},
  1100. {22050, 0x40},
  1101. {24000, 0x50},
  1102. {32000, 0x60},
  1103. {44100, 0x70},
  1104. {48000, 0x80},
  1105. {88200, 0x90},
  1106. {96000, 0xA0},
  1107. };
  1108. static inline int rate_value(int rate, u8 *value)
  1109. {
  1110. int i;
  1111. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1112. if (rate_table[i].rate >= rate) {
  1113. *value = rate_table[i].sr;
  1114. return 0;
  1115. }
  1116. }
  1117. *value = rate_table[0].sr;
  1118. return -EINVAL;
  1119. }
  1120. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  1121. struct snd_pcm_hw_params *params,
  1122. struct snd_soc_dai *dai)
  1123. {
  1124. struct snd_soc_codec *codec = dai->codec;
  1125. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1126. struct max98088_cdata *cdata;
  1127. unsigned long long ni;
  1128. unsigned int rate;
  1129. u8 regval;
  1130. cdata = &max98088->dai[0];
  1131. rate = params_rate(params);
  1132. switch (params_format(params)) {
  1133. case SNDRV_PCM_FORMAT_S16_LE:
  1134. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1135. M98088_DAI_WS, 0);
  1136. break;
  1137. case SNDRV_PCM_FORMAT_S24_LE:
  1138. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1139. M98088_DAI_WS, M98088_DAI_WS);
  1140. break;
  1141. default:
  1142. return -EINVAL;
  1143. }
  1144. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1145. if (rate_value(rate, &regval))
  1146. return -EINVAL;
  1147. snd_soc_update_bits(codec, M98088_REG_11_DAI1_CLKMODE,
  1148. M98088_CLKMODE_MASK, regval);
  1149. cdata->rate = rate;
  1150. /* Configure NI when operating as master */
  1151. if (snd_soc_read(codec, M98088_REG_14_DAI1_FORMAT)
  1152. & M98088_DAI_MAS) {
  1153. if (max98088->sysclk == 0) {
  1154. dev_err(codec->dev, "Invalid system clock frequency\n");
  1155. return -EINVAL;
  1156. }
  1157. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1158. * (unsigned long long int)rate;
  1159. do_div(ni, (unsigned long long int)max98088->sysclk);
  1160. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1161. (ni >> 8) & 0x7F);
  1162. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1163. ni & 0xFF);
  1164. }
  1165. /* Update sample rate mode */
  1166. if (rate < 50000)
  1167. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1168. M98088_DAI_DHF, 0);
  1169. else
  1170. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1171. M98088_DAI_DHF, M98088_DAI_DHF);
  1172. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1173. M98088_SHDNRUN);
  1174. return 0;
  1175. }
  1176. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  1177. struct snd_pcm_hw_params *params,
  1178. struct snd_soc_dai *dai)
  1179. {
  1180. struct snd_soc_codec *codec = dai->codec;
  1181. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1182. struct max98088_cdata *cdata;
  1183. unsigned long long ni;
  1184. unsigned int rate;
  1185. u8 regval;
  1186. cdata = &max98088->dai[1];
  1187. rate = params_rate(params);
  1188. switch (params_format(params)) {
  1189. case SNDRV_PCM_FORMAT_S16_LE:
  1190. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1191. M98088_DAI_WS, 0);
  1192. break;
  1193. case SNDRV_PCM_FORMAT_S24_LE:
  1194. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1195. M98088_DAI_WS, M98088_DAI_WS);
  1196. break;
  1197. default:
  1198. return -EINVAL;
  1199. }
  1200. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1201. if (rate_value(rate, &regval))
  1202. return -EINVAL;
  1203. snd_soc_update_bits(codec, M98088_REG_19_DAI2_CLKMODE,
  1204. M98088_CLKMODE_MASK, regval);
  1205. cdata->rate = rate;
  1206. /* Configure NI when operating as master */
  1207. if (snd_soc_read(codec, M98088_REG_1C_DAI2_FORMAT)
  1208. & M98088_DAI_MAS) {
  1209. if (max98088->sysclk == 0) {
  1210. dev_err(codec->dev, "Invalid system clock frequency\n");
  1211. return -EINVAL;
  1212. }
  1213. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1214. * (unsigned long long int)rate;
  1215. do_div(ni, (unsigned long long int)max98088->sysclk);
  1216. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1217. (ni >> 8) & 0x7F);
  1218. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1219. ni & 0xFF);
  1220. }
  1221. /* Update sample rate mode */
  1222. if (rate < 50000)
  1223. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1224. M98088_DAI_DHF, 0);
  1225. else
  1226. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1227. M98088_DAI_DHF, M98088_DAI_DHF);
  1228. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1229. M98088_SHDNRUN);
  1230. return 0;
  1231. }
  1232. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  1233. int clk_id, unsigned int freq, int dir)
  1234. {
  1235. struct snd_soc_codec *codec = dai->codec;
  1236. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1237. /* Requested clock frequency is already setup */
  1238. if (freq == max98088->sysclk)
  1239. return 0;
  1240. max98088->sysclk = freq; /* remember current sysclk */
  1241. /* Setup clocks for slave mode, and using the PLL
  1242. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1243. * 0x02 (when master clk is 20MHz to 30MHz)..
  1244. */
  1245. if ((freq >= 10000000) && (freq < 20000000)) {
  1246. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x10);
  1247. } else if ((freq >= 20000000) && (freq < 30000000)) {
  1248. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x20);
  1249. } else {
  1250. dev_err(codec->dev, "Invalid master clock frequency\n");
  1251. return -EINVAL;
  1252. }
  1253. if (snd_soc_read(codec, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  1254. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1255. M98088_SHDNRUN, 0);
  1256. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1257. M98088_SHDNRUN, M98088_SHDNRUN);
  1258. }
  1259. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1260. max98088->sysclk = freq;
  1261. return 0;
  1262. }
  1263. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1264. unsigned int fmt)
  1265. {
  1266. struct snd_soc_codec *codec = codec_dai->codec;
  1267. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1268. struct max98088_cdata *cdata;
  1269. u8 reg15val;
  1270. u8 reg14val = 0;
  1271. cdata = &max98088->dai[0];
  1272. if (fmt != cdata->fmt) {
  1273. cdata->fmt = fmt;
  1274. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1275. case SND_SOC_DAIFMT_CBS_CFS:
  1276. /* Slave mode PLL */
  1277. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1278. 0x80);
  1279. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1280. 0x00);
  1281. break;
  1282. case SND_SOC_DAIFMT_CBM_CFM:
  1283. /* Set to master mode */
  1284. reg14val |= M98088_DAI_MAS;
  1285. break;
  1286. case SND_SOC_DAIFMT_CBS_CFM:
  1287. case SND_SOC_DAIFMT_CBM_CFS:
  1288. default:
  1289. dev_err(codec->dev, "Clock mode unsupported");
  1290. return -EINVAL;
  1291. }
  1292. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1293. case SND_SOC_DAIFMT_I2S:
  1294. reg14val |= M98088_DAI_DLY;
  1295. break;
  1296. case SND_SOC_DAIFMT_LEFT_J:
  1297. break;
  1298. default:
  1299. return -EINVAL;
  1300. }
  1301. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1302. case SND_SOC_DAIFMT_NB_NF:
  1303. break;
  1304. case SND_SOC_DAIFMT_NB_IF:
  1305. reg14val |= M98088_DAI_WCI;
  1306. break;
  1307. case SND_SOC_DAIFMT_IB_NF:
  1308. reg14val |= M98088_DAI_BCI;
  1309. break;
  1310. case SND_SOC_DAIFMT_IB_IF:
  1311. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1312. break;
  1313. default:
  1314. return -EINVAL;
  1315. }
  1316. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1317. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1318. M98088_DAI_WCI, reg14val);
  1319. reg15val = M98088_DAI_BSEL64;
  1320. if (max98088->digmic)
  1321. reg15val |= M98088_DAI_OSR64;
  1322. snd_soc_write(codec, M98088_REG_15_DAI1_CLOCK, reg15val);
  1323. }
  1324. return 0;
  1325. }
  1326. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1327. unsigned int fmt)
  1328. {
  1329. struct snd_soc_codec *codec = codec_dai->codec;
  1330. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1331. struct max98088_cdata *cdata;
  1332. u8 reg1Cval = 0;
  1333. cdata = &max98088->dai[1];
  1334. if (fmt != cdata->fmt) {
  1335. cdata->fmt = fmt;
  1336. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1337. case SND_SOC_DAIFMT_CBS_CFS:
  1338. /* Slave mode PLL */
  1339. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1340. 0x80);
  1341. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1342. 0x00);
  1343. break;
  1344. case SND_SOC_DAIFMT_CBM_CFM:
  1345. /* Set to master mode */
  1346. reg1Cval |= M98088_DAI_MAS;
  1347. break;
  1348. case SND_SOC_DAIFMT_CBS_CFM:
  1349. case SND_SOC_DAIFMT_CBM_CFS:
  1350. default:
  1351. dev_err(codec->dev, "Clock mode unsupported");
  1352. return -EINVAL;
  1353. }
  1354. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1355. case SND_SOC_DAIFMT_I2S:
  1356. reg1Cval |= M98088_DAI_DLY;
  1357. break;
  1358. case SND_SOC_DAIFMT_LEFT_J:
  1359. break;
  1360. default:
  1361. return -EINVAL;
  1362. }
  1363. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1364. case SND_SOC_DAIFMT_NB_NF:
  1365. break;
  1366. case SND_SOC_DAIFMT_NB_IF:
  1367. reg1Cval |= M98088_DAI_WCI;
  1368. break;
  1369. case SND_SOC_DAIFMT_IB_NF:
  1370. reg1Cval |= M98088_DAI_BCI;
  1371. break;
  1372. case SND_SOC_DAIFMT_IB_IF:
  1373. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1374. break;
  1375. default:
  1376. return -EINVAL;
  1377. }
  1378. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1379. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1380. M98088_DAI_WCI, reg1Cval);
  1381. snd_soc_write(codec, M98088_REG_1D_DAI2_CLOCK,
  1382. M98088_DAI_BSEL64);
  1383. }
  1384. return 0;
  1385. }
  1386. static int max98088_dai1_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1387. {
  1388. struct snd_soc_codec *codec = codec_dai->codec;
  1389. int reg;
  1390. if (mute)
  1391. reg = M98088_DAI_MUTE;
  1392. else
  1393. reg = 0;
  1394. snd_soc_update_bits(codec, M98088_REG_2F_LVL_DAI1_PLAY,
  1395. M98088_DAI_MUTE_MASK, reg);
  1396. return 0;
  1397. }
  1398. static int max98088_dai2_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1399. {
  1400. struct snd_soc_codec *codec = codec_dai->codec;
  1401. int reg;
  1402. if (mute)
  1403. reg = M98088_DAI_MUTE;
  1404. else
  1405. reg = 0;
  1406. snd_soc_update_bits(codec, M98088_REG_31_LVL_DAI2_PLAY,
  1407. M98088_DAI_MUTE_MASK, reg);
  1408. return 0;
  1409. }
  1410. static void max98088_sync_cache(struct snd_soc_codec *codec)
  1411. {
  1412. u16 *reg_cache = codec->reg_cache;
  1413. int i;
  1414. if (!codec->cache_sync)
  1415. return;
  1416. codec->cache_only = 0;
  1417. /* write back cached values if they're writeable and
  1418. * different from the hardware default.
  1419. */
  1420. for (i = 1; i < codec->driver->reg_cache_size; i++) {
  1421. if (!max98088_access[i].writable)
  1422. continue;
  1423. if (reg_cache[i] == max98088_reg[i])
  1424. continue;
  1425. snd_soc_write(codec, i, reg_cache[i]);
  1426. }
  1427. codec->cache_sync = 0;
  1428. }
  1429. static int max98088_set_bias_level(struct snd_soc_codec *codec,
  1430. enum snd_soc_bias_level level)
  1431. {
  1432. switch (level) {
  1433. case SND_SOC_BIAS_ON:
  1434. break;
  1435. case SND_SOC_BIAS_PREPARE:
  1436. break;
  1437. case SND_SOC_BIAS_STANDBY:
  1438. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1439. max98088_sync_cache(codec);
  1440. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1441. M98088_MBEN, M98088_MBEN);
  1442. break;
  1443. case SND_SOC_BIAS_OFF:
  1444. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1445. M98088_MBEN, 0);
  1446. codec->cache_sync = 1;
  1447. break;
  1448. }
  1449. codec->dapm.bias_level = level;
  1450. return 0;
  1451. }
  1452. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1453. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1454. static struct snd_soc_dai_ops max98088_dai1_ops = {
  1455. .set_sysclk = max98088_dai_set_sysclk,
  1456. .set_fmt = max98088_dai1_set_fmt,
  1457. .hw_params = max98088_dai1_hw_params,
  1458. .digital_mute = max98088_dai1_digital_mute,
  1459. };
  1460. static struct snd_soc_dai_ops max98088_dai2_ops = {
  1461. .set_sysclk = max98088_dai_set_sysclk,
  1462. .set_fmt = max98088_dai2_set_fmt,
  1463. .hw_params = max98088_dai2_hw_params,
  1464. .digital_mute = max98088_dai2_digital_mute,
  1465. };
  1466. static struct snd_soc_dai_driver max98088_dai[] = {
  1467. {
  1468. .name = "HiFi",
  1469. .playback = {
  1470. .stream_name = "HiFi Playback",
  1471. .channels_min = 1,
  1472. .channels_max = 2,
  1473. .rates = MAX98088_RATES,
  1474. .formats = MAX98088_FORMATS,
  1475. },
  1476. .capture = {
  1477. .stream_name = "HiFi Capture",
  1478. .channels_min = 1,
  1479. .channels_max = 2,
  1480. .rates = MAX98088_RATES,
  1481. .formats = MAX98088_FORMATS,
  1482. },
  1483. .ops = &max98088_dai1_ops,
  1484. },
  1485. {
  1486. .name = "Aux",
  1487. .playback = {
  1488. .stream_name = "Aux Playback",
  1489. .channels_min = 1,
  1490. .channels_max = 2,
  1491. .rates = MAX98088_RATES,
  1492. .formats = MAX98088_FORMATS,
  1493. },
  1494. .ops = &max98088_dai2_ops,
  1495. }
  1496. };
  1497. static int max98088_get_channel(const char *name)
  1498. {
  1499. if (strcmp(name, "EQ1 Mode") == 0)
  1500. return 0;
  1501. if (strcmp(name, "EQ2 Mode") == 0)
  1502. return 1;
  1503. return -EINVAL;
  1504. }
  1505. static void max98088_setup_eq1(struct snd_soc_codec *codec)
  1506. {
  1507. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1508. struct max98088_pdata *pdata = max98088->pdata;
  1509. struct max98088_eq_cfg *coef_set;
  1510. int best, best_val, save, i, sel, fs;
  1511. struct max98088_cdata *cdata;
  1512. cdata = &max98088->dai[0];
  1513. if (!pdata || !max98088->eq_textcnt)
  1514. return;
  1515. /* Find the selected configuration with nearest sample rate */
  1516. fs = cdata->rate;
  1517. sel = cdata->eq_sel;
  1518. best = 0;
  1519. best_val = INT_MAX;
  1520. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1521. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1522. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1523. best = i;
  1524. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1525. }
  1526. }
  1527. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1528. pdata->eq_cfg[best].name,
  1529. pdata->eq_cfg[best].rate, fs);
  1530. /* Disable EQ while configuring, and save current on/off state */
  1531. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1532. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1533. coef_set = &pdata->eq_cfg[sel];
  1534. m98088_eq_band(codec, 0, 0, coef_set->band1);
  1535. m98088_eq_band(codec, 0, 1, coef_set->band2);
  1536. m98088_eq_band(codec, 0, 2, coef_set->band3);
  1537. m98088_eq_band(codec, 0, 3, coef_set->band4);
  1538. m98088_eq_band(codec, 0, 4, coef_set->band5);
  1539. /* Restore the original on/off state */
  1540. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1541. }
  1542. static void max98088_setup_eq2(struct snd_soc_codec *codec)
  1543. {
  1544. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1545. struct max98088_pdata *pdata = max98088->pdata;
  1546. struct max98088_eq_cfg *coef_set;
  1547. int best, best_val, save, i, sel, fs;
  1548. struct max98088_cdata *cdata;
  1549. cdata = &max98088->dai[1];
  1550. if (!pdata || !max98088->eq_textcnt)
  1551. return;
  1552. /* Find the selected configuration with nearest sample rate */
  1553. fs = cdata->rate;
  1554. sel = cdata->eq_sel;
  1555. best = 0;
  1556. best_val = INT_MAX;
  1557. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1558. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1559. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1560. best = i;
  1561. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1562. }
  1563. }
  1564. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1565. pdata->eq_cfg[best].name,
  1566. pdata->eq_cfg[best].rate, fs);
  1567. /* Disable EQ while configuring, and save current on/off state */
  1568. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1569. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1570. coef_set = &pdata->eq_cfg[sel];
  1571. m98088_eq_band(codec, 1, 0, coef_set->band1);
  1572. m98088_eq_band(codec, 1, 1, coef_set->band2);
  1573. m98088_eq_band(codec, 1, 2, coef_set->band3);
  1574. m98088_eq_band(codec, 1, 3, coef_set->band4);
  1575. m98088_eq_band(codec, 1, 4, coef_set->band5);
  1576. /* Restore the original on/off state */
  1577. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1578. save);
  1579. }
  1580. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1581. struct snd_ctl_elem_value *ucontrol)
  1582. {
  1583. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1584. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1585. struct max98088_pdata *pdata = max98088->pdata;
  1586. int channel = max98088_get_channel(kcontrol->id.name);
  1587. struct max98088_cdata *cdata;
  1588. int sel = ucontrol->value.integer.value[0];
  1589. cdata = &max98088->dai[channel];
  1590. if (sel >= pdata->eq_cfgcnt)
  1591. return -EINVAL;
  1592. cdata->eq_sel = sel;
  1593. switch (channel) {
  1594. case 0:
  1595. max98088_setup_eq1(codec);
  1596. break;
  1597. case 1:
  1598. max98088_setup_eq2(codec);
  1599. break;
  1600. }
  1601. return 0;
  1602. }
  1603. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1604. struct snd_ctl_elem_value *ucontrol)
  1605. {
  1606. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1607. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1608. int channel = max98088_get_channel(kcontrol->id.name);
  1609. struct max98088_cdata *cdata;
  1610. cdata = &max98088->dai[channel];
  1611. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1612. return 0;
  1613. }
  1614. static void max98088_handle_eq_pdata(struct snd_soc_codec *codec)
  1615. {
  1616. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1617. struct max98088_pdata *pdata = max98088->pdata;
  1618. struct max98088_eq_cfg *cfg;
  1619. unsigned int cfgcnt;
  1620. int i, j;
  1621. const char **t;
  1622. int ret;
  1623. struct snd_kcontrol_new controls[] = {
  1624. SOC_ENUM_EXT("EQ1 Mode",
  1625. max98088->eq_enum,
  1626. max98088_get_eq_enum,
  1627. max98088_put_eq_enum),
  1628. SOC_ENUM_EXT("EQ2 Mode",
  1629. max98088->eq_enum,
  1630. max98088_get_eq_enum,
  1631. max98088_put_eq_enum),
  1632. };
  1633. cfg = pdata->eq_cfg;
  1634. cfgcnt = pdata->eq_cfgcnt;
  1635. /* Setup an array of texts for the equalizer enum.
  1636. * This is based on Mark Brown's equalizer driver code.
  1637. */
  1638. max98088->eq_textcnt = 0;
  1639. max98088->eq_texts = NULL;
  1640. for (i = 0; i < cfgcnt; i++) {
  1641. for (j = 0; j < max98088->eq_textcnt; j++) {
  1642. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1643. break;
  1644. }
  1645. if (j != max98088->eq_textcnt)
  1646. continue;
  1647. /* Expand the array */
  1648. t = krealloc(max98088->eq_texts,
  1649. sizeof(char *) * (max98088->eq_textcnt + 1),
  1650. GFP_KERNEL);
  1651. if (t == NULL)
  1652. continue;
  1653. /* Store the new entry */
  1654. t[max98088->eq_textcnt] = cfg[i].name;
  1655. max98088->eq_textcnt++;
  1656. max98088->eq_texts = t;
  1657. }
  1658. /* Now point the soc_enum to .texts array items */
  1659. max98088->eq_enum.texts = max98088->eq_texts;
  1660. max98088->eq_enum.max = max98088->eq_textcnt;
  1661. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  1662. if (ret != 0)
  1663. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1664. }
  1665. static void max98088_handle_pdata(struct snd_soc_codec *codec)
  1666. {
  1667. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1668. struct max98088_pdata *pdata = max98088->pdata;
  1669. u8 regval = 0;
  1670. if (!pdata) {
  1671. dev_dbg(codec->dev, "No platform data\n");
  1672. return;
  1673. }
  1674. /* Configure mic for analog/digital mic mode */
  1675. if (pdata->digmic_left_mode)
  1676. regval |= M98088_DIGMIC_L;
  1677. if (pdata->digmic_right_mode)
  1678. regval |= M98088_DIGMIC_R;
  1679. max98088->digmic = (regval ? 1 : 0);
  1680. snd_soc_write(codec, M98088_REG_48_CFG_MIC, regval);
  1681. /* Configure receiver output */
  1682. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1683. snd_soc_update_bits(codec, M98088_REG_2A_MIC_REC_CNTL,
  1684. M98088_REC_LINEMODE_MASK, regval);
  1685. /* Configure equalizers */
  1686. if (pdata->eq_cfgcnt)
  1687. max98088_handle_eq_pdata(codec);
  1688. }
  1689. #ifdef CONFIG_PM
  1690. static int max98088_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1691. {
  1692. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1693. return 0;
  1694. }
  1695. static int max98088_resume(struct snd_soc_codec *codec)
  1696. {
  1697. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1698. return 0;
  1699. }
  1700. #else
  1701. #define max98088_suspend NULL
  1702. #define max98088_resume NULL
  1703. #endif
  1704. static int max98088_probe(struct snd_soc_codec *codec)
  1705. {
  1706. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1707. struct max98088_cdata *cdata;
  1708. int ret = 0;
  1709. codec->cache_sync = 1;
  1710. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  1711. if (ret != 0) {
  1712. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1713. return ret;
  1714. }
  1715. /* initialize private data */
  1716. max98088->sysclk = (unsigned)-1;
  1717. max98088->eq_textcnt = 0;
  1718. cdata = &max98088->dai[0];
  1719. cdata->rate = (unsigned)-1;
  1720. cdata->fmt = (unsigned)-1;
  1721. cdata->eq_sel = 0;
  1722. cdata = &max98088->dai[1];
  1723. cdata->rate = (unsigned)-1;
  1724. cdata->fmt = (unsigned)-1;
  1725. cdata->eq_sel = 0;
  1726. max98088->ina_state = 0;
  1727. max98088->inb_state = 0;
  1728. max98088->ex_mode = 0;
  1729. max98088->digmic = 0;
  1730. max98088->mic1pre = 0;
  1731. max98088->mic2pre = 0;
  1732. ret = snd_soc_read(codec, M98088_REG_FF_REV_ID);
  1733. if (ret < 0) {
  1734. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1735. ret);
  1736. goto err_access;
  1737. }
  1738. dev_info(codec->dev, "revision %c\n", ret + 'A');
  1739. snd_soc_write(codec, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1740. /* initialize registers cache to hardware default */
  1741. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1742. snd_soc_write(codec, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1743. snd_soc_write(codec, M98088_REG_22_MIX_DAC,
  1744. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1745. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1746. snd_soc_write(codec, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1747. snd_soc_write(codec, M98088_REG_50_DAC_BIAS2, 0x0F);
  1748. snd_soc_write(codec, M98088_REG_16_DAI1_IOCFG,
  1749. M98088_S1NORMAL|M98088_SDATA);
  1750. snd_soc_write(codec, M98088_REG_1E_DAI2_IOCFG,
  1751. M98088_S2NORMAL|M98088_SDATA);
  1752. max98088_handle_pdata(codec);
  1753. snd_soc_add_controls(codec, max98088_snd_controls,
  1754. ARRAY_SIZE(max98088_snd_controls));
  1755. err_access:
  1756. return ret;
  1757. }
  1758. static int max98088_remove(struct snd_soc_codec *codec)
  1759. {
  1760. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1761. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1762. kfree(max98088->eq_texts);
  1763. return 0;
  1764. }
  1765. static struct snd_soc_codec_driver soc_codec_dev_max98088 = {
  1766. .probe = max98088_probe,
  1767. .remove = max98088_remove,
  1768. .suspend = max98088_suspend,
  1769. .resume = max98088_resume,
  1770. .set_bias_level = max98088_set_bias_level,
  1771. .reg_cache_size = ARRAY_SIZE(max98088_reg),
  1772. .reg_word_size = sizeof(u8),
  1773. .reg_cache_default = max98088_reg,
  1774. .volatile_register = max98088_volatile_register,
  1775. .dapm_widgets = max98088_dapm_widgets,
  1776. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1777. .dapm_routes = max98088_audio_map,
  1778. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1779. };
  1780. static int max98088_i2c_probe(struct i2c_client *i2c,
  1781. const struct i2c_device_id *id)
  1782. {
  1783. struct max98088_priv *max98088;
  1784. int ret;
  1785. max98088 = kzalloc(sizeof(struct max98088_priv), GFP_KERNEL);
  1786. if (max98088 == NULL)
  1787. return -ENOMEM;
  1788. max98088->devtype = id->driver_data;
  1789. i2c_set_clientdata(i2c, max98088);
  1790. max98088->control_data = i2c;
  1791. max98088->pdata = i2c->dev.platform_data;
  1792. ret = snd_soc_register_codec(&i2c->dev,
  1793. &soc_codec_dev_max98088, &max98088_dai[0], 2);
  1794. if (ret < 0)
  1795. kfree(max98088);
  1796. return ret;
  1797. }
  1798. static int __devexit max98088_i2c_remove(struct i2c_client *client)
  1799. {
  1800. snd_soc_unregister_codec(&client->dev);
  1801. kfree(i2c_get_clientdata(client));
  1802. return 0;
  1803. }
  1804. static const struct i2c_device_id max98088_i2c_id[] = {
  1805. { "max98088", MAX98088 },
  1806. { "max98089", MAX98089 },
  1807. { }
  1808. };
  1809. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1810. static struct i2c_driver max98088_i2c_driver = {
  1811. .driver = {
  1812. .name = "max98088",
  1813. .owner = THIS_MODULE,
  1814. },
  1815. .probe = max98088_i2c_probe,
  1816. .remove = __devexit_p(max98088_i2c_remove),
  1817. .id_table = max98088_i2c_id,
  1818. };
  1819. static int __init max98088_init(void)
  1820. {
  1821. int ret;
  1822. ret = i2c_add_driver(&max98088_i2c_driver);
  1823. if (ret)
  1824. pr_err("Failed to register max98088 I2C driver: %d\n", ret);
  1825. return ret;
  1826. }
  1827. module_init(max98088_init);
  1828. static void __exit max98088_exit(void)
  1829. {
  1830. i2c_del_driver(&max98088_i2c_driver);
  1831. }
  1832. module_exit(max98088_exit);
  1833. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1834. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1835. MODULE_LICENSE("GPL");