mv_udc.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. #ifndef __MV_UDC_H
  2. #define __MV_UDC_H
  3. #define VUSBHS_MAX_PORTS 8
  4. #define DQH_ALIGNMENT 2048
  5. #define DTD_ALIGNMENT 64
  6. #define DMA_BOUNDARY 4096
  7. #define EP_DIR_IN 1
  8. #define EP_DIR_OUT 0
  9. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  10. #define EP0_MAX_PKT_SIZE 64
  11. /* ep0 transfer state */
  12. #define WAIT_FOR_SETUP 0
  13. #define DATA_STATE_XMIT 1
  14. #define DATA_STATE_NEED_ZLP 2
  15. #define WAIT_FOR_OUT_STATUS 3
  16. #define DATA_STATE_RECV 4
  17. #define CAPLENGTH_MASK (0xff)
  18. #define DCCPARAMS_DEN_MASK (0x1f)
  19. #define HCSPARAMS_PPC (0x10)
  20. /* Frame Index Register Bit Masks */
  21. #define USB_FRINDEX_MASKS 0x3fff
  22. /* Command Register Bit Masks */
  23. #define USBCMD_RUN_STOP (0x00000001)
  24. #define USBCMD_CTRL_RESET (0x00000002)
  25. #define USBCMD_SETUP_TRIPWIRE_SET (0x00002000)
  26. #define USBCMD_SETUP_TRIPWIRE_CLEAR (~USBCMD_SETUP_TRIPWIRE_SET)
  27. #define USBCMD_ATDTW_TRIPWIRE_SET (0x00004000)
  28. #define USBCMD_ATDTW_TRIPWIRE_CLEAR (~USBCMD_ATDTW_TRIPWIRE_SET)
  29. /* bit 15,3,2 are for frame list size */
  30. #define USBCMD_FRAME_SIZE_1024 (0x00000000) /* 000 */
  31. #define USBCMD_FRAME_SIZE_512 (0x00000004) /* 001 */
  32. #define USBCMD_FRAME_SIZE_256 (0x00000008) /* 010 */
  33. #define USBCMD_FRAME_SIZE_128 (0x0000000C) /* 011 */
  34. #define USBCMD_FRAME_SIZE_64 (0x00008000) /* 100 */
  35. #define USBCMD_FRAME_SIZE_32 (0x00008004) /* 101 */
  36. #define USBCMD_FRAME_SIZE_16 (0x00008008) /* 110 */
  37. #define USBCMD_FRAME_SIZE_8 (0x0000800C) /* 111 */
  38. #define EPCTRL_TX_ALL_MASK (0xFFFF0000)
  39. #define EPCTRL_RX_ALL_MASK (0x0000FFFF)
  40. #define EPCTRL_TX_DATA_TOGGLE_RST (0x00400000)
  41. #define EPCTRL_TX_EP_STALL (0x00010000)
  42. #define EPCTRL_RX_EP_STALL (0x00000001)
  43. #define EPCTRL_RX_DATA_TOGGLE_RST (0x00000040)
  44. #define EPCTRL_RX_ENABLE (0x00000080)
  45. #define EPCTRL_TX_ENABLE (0x00800000)
  46. #define EPCTRL_CONTROL (0x00000000)
  47. #define EPCTRL_ISOCHRONOUS (0x00040000)
  48. #define EPCTRL_BULK (0x00080000)
  49. #define EPCTRL_INT (0x000C0000)
  50. #define EPCTRL_TX_TYPE (0x000C0000)
  51. #define EPCTRL_RX_TYPE (0x0000000C)
  52. #define EPCTRL_DATA_TOGGLE_INHIBIT (0x00000020)
  53. #define EPCTRL_TX_EP_TYPE_SHIFT (18)
  54. #define EPCTRL_RX_EP_TYPE_SHIFT (2)
  55. #define EPCOMPLETE_MAX_ENDPOINTS (16)
  56. /* endpoint list address bit masks */
  57. #define USB_EP_LIST_ADDRESS_MASK 0xfffff800
  58. #define PORTSCX_W1C_BITS 0x2a
  59. #define PORTSCX_PORT_RESET 0x00000100
  60. #define PORTSCX_PORT_POWER 0x00001000
  61. #define PORTSCX_FORCE_FULL_SPEED_CONNECT 0x01000000
  62. #define PORTSCX_PAR_XCVR_SELECT 0xC0000000
  63. #define PORTSCX_PORT_FORCE_RESUME 0x00000040
  64. #define PORTSCX_PORT_SUSPEND 0x00000080
  65. #define PORTSCX_PORT_SPEED_FULL 0x00000000
  66. #define PORTSCX_PORT_SPEED_LOW 0x04000000
  67. #define PORTSCX_PORT_SPEED_HIGH 0x08000000
  68. #define PORTSCX_PORT_SPEED_MASK 0x0C000000
  69. /* USB MODE Register Bit Masks */
  70. #define USBMODE_CTRL_MODE_IDLE 0x00000000
  71. #define USBMODE_CTRL_MODE_DEVICE 0x00000002
  72. #define USBMODE_CTRL_MODE_HOST 0x00000003
  73. #define USBMODE_CTRL_MODE_RSV 0x00000001
  74. #define USBMODE_SETUP_LOCK_OFF 0x00000008
  75. #define USBMODE_STREAM_DISABLE 0x00000010
  76. /* USB STS Register Bit Masks */
  77. #define USBSTS_INT 0x00000001
  78. #define USBSTS_ERR 0x00000002
  79. #define USBSTS_PORT_CHANGE 0x00000004
  80. #define USBSTS_FRM_LST_ROLL 0x00000008
  81. #define USBSTS_SYS_ERR 0x00000010
  82. #define USBSTS_IAA 0x00000020
  83. #define USBSTS_RESET 0x00000040
  84. #define USBSTS_SOF 0x00000080
  85. #define USBSTS_SUSPEND 0x00000100
  86. #define USBSTS_HC_HALTED 0x00001000
  87. #define USBSTS_RCL 0x00002000
  88. #define USBSTS_PERIODIC_SCHEDULE 0x00004000
  89. #define USBSTS_ASYNC_SCHEDULE 0x00008000
  90. /* Interrupt Enable Register Bit Masks */
  91. #define USBINTR_INT_EN (0x00000001)
  92. #define USBINTR_ERR_INT_EN (0x00000002)
  93. #define USBINTR_PORT_CHANGE_DETECT_EN (0x00000004)
  94. #define USBINTR_ASYNC_ADV_AAE (0x00000020)
  95. #define USBINTR_ASYNC_ADV_AAE_ENABLE (0x00000020)
  96. #define USBINTR_ASYNC_ADV_AAE_DISABLE (0xFFFFFFDF)
  97. #define USBINTR_RESET_EN (0x00000040)
  98. #define USBINTR_SOF_UFRAME_EN (0x00000080)
  99. #define USBINTR_DEVICE_SUSPEND (0x00000100)
  100. #define USB_DEVICE_ADDRESS_MASK (0xfe000000)
  101. #define USB_DEVICE_ADDRESS_BIT_SHIFT (25)
  102. struct mv_cap_regs {
  103. u32 caplength_hciversion;
  104. u32 hcsparams; /* HC structural parameters */
  105. u32 hccparams; /* HC Capability Parameters*/
  106. u32 reserved[5];
  107. u32 dciversion; /* DC version number and reserved 16 bits */
  108. u32 dccparams; /* DC Capability Parameters */
  109. };
  110. struct mv_op_regs {
  111. u32 usbcmd; /* Command register */
  112. u32 usbsts; /* Status register */
  113. u32 usbintr; /* Interrupt enable */
  114. u32 frindex; /* Frame index */
  115. u32 reserved1[1];
  116. u32 deviceaddr; /* Device Address */
  117. u32 eplistaddr; /* Endpoint List Address */
  118. u32 ttctrl; /* HOST TT status and control */
  119. u32 burstsize; /* Programmable Burst Size */
  120. u32 txfilltuning; /* Host Transmit Pre-Buffer Packet Tuning */
  121. u32 reserved[4];
  122. u32 epnak; /* Endpoint NAK */
  123. u32 epnaken; /* Endpoint NAK Enable */
  124. u32 configflag; /* Configured Flag register */
  125. u32 portsc[VUSBHS_MAX_PORTS]; /* Port Status/Control x, x = 1..8 */
  126. u32 otgsc;
  127. u32 usbmode; /* USB Host/Device mode */
  128. u32 epsetupstat; /* Endpoint Setup Status */
  129. u32 epprime; /* Endpoint Initialize */
  130. u32 epflush; /* Endpoint De-initialize */
  131. u32 epstatus; /* Endpoint Status */
  132. u32 epcomplete; /* Endpoint Interrupt On Complete */
  133. u32 epctrlx[16]; /* Endpoint Control, where x = 0.. 15 */
  134. u32 mcr; /* Mux Control */
  135. u32 isr; /* Interrupt Status */
  136. u32 ier; /* Interrupt Enable */
  137. };
  138. struct mv_udc {
  139. struct usb_gadget gadget;
  140. struct usb_gadget_driver *driver;
  141. spinlock_t lock;
  142. struct completion *done;
  143. struct platform_device *dev;
  144. int irq;
  145. struct mv_cap_regs __iomem *cap_regs;
  146. struct mv_op_regs __iomem *op_regs;
  147. unsigned int phy_regs;
  148. unsigned int max_eps;
  149. struct mv_dqh *ep_dqh;
  150. size_t ep_dqh_size;
  151. dma_addr_t ep_dqh_dma;
  152. struct dma_pool *dtd_pool;
  153. struct mv_ep *eps;
  154. struct mv_dtd *dtd_head;
  155. struct mv_dtd *dtd_tail;
  156. unsigned int dtd_entries;
  157. struct mv_req *status_req;
  158. struct usb_ctrlrequest local_setup_buff;
  159. unsigned int resume_state; /* USB state to resume */
  160. unsigned int usb_state; /* USB current state */
  161. unsigned int ep0_state; /* Endpoint zero state */
  162. unsigned int ep0_dir;
  163. unsigned int dev_addr;
  164. int errors;
  165. unsigned softconnect:1,
  166. vbus_active:1,
  167. remote_wakeup:1,
  168. softconnected:1,
  169. force_fs:1;
  170. struct clk *clk;
  171. };
  172. /* endpoint data structure */
  173. struct mv_ep {
  174. struct usb_ep ep;
  175. struct mv_udc *udc;
  176. struct list_head queue;
  177. struct mv_dqh *dqh;
  178. const struct usb_endpoint_descriptor *desc;
  179. u32 direction;
  180. char name[14];
  181. unsigned stopped:1,
  182. wedge:1,
  183. ep_type:2,
  184. ep_num:8;
  185. };
  186. /* request data structure */
  187. struct mv_req {
  188. struct usb_request req;
  189. struct mv_dtd *dtd, *head, *tail;
  190. struct mv_ep *ep;
  191. struct list_head queue;
  192. unsigned dtd_count;
  193. unsigned mapped:1;
  194. };
  195. #define EP_QUEUE_HEAD_MULT_POS 30
  196. #define EP_QUEUE_HEAD_ZLT_SEL 0x20000000
  197. #define EP_QUEUE_HEAD_MAX_PKT_LEN_POS 16
  198. #define EP_QUEUE_HEAD_MAX_PKT_LEN(ep_info) (((ep_info)>>16)&0x07ff)
  199. #define EP_QUEUE_HEAD_IOS 0x00008000
  200. #define EP_QUEUE_HEAD_NEXT_TERMINATE 0x00000001
  201. #define EP_QUEUE_HEAD_IOC 0x00008000
  202. #define EP_QUEUE_HEAD_MULTO 0x00000C00
  203. #define EP_QUEUE_HEAD_STATUS_HALT 0x00000040
  204. #define EP_QUEUE_HEAD_STATUS_ACTIVE 0x00000080
  205. #define EP_QUEUE_CURRENT_OFFSET_MASK 0x00000FFF
  206. #define EP_QUEUE_HEAD_NEXT_POINTER_MASK 0xFFFFFFE0
  207. #define EP_QUEUE_FRINDEX_MASK 0x000007FF
  208. #define EP_MAX_LENGTH_TRANSFER 0x4000
  209. struct mv_dqh {
  210. /* Bits 16..26 Bit 15 is Interrupt On Setup */
  211. u32 max_packet_length;
  212. u32 curr_dtd_ptr; /* Current dTD Pointer */
  213. u32 next_dtd_ptr; /* Next dTD Pointer */
  214. /* Total bytes (16..30), IOC (15), INT (8), STS (0-7) */
  215. u32 size_ioc_int_sts;
  216. u32 buff_ptr0; /* Buffer pointer Page 0 (12-31) */
  217. u32 buff_ptr1; /* Buffer pointer Page 1 (12-31) */
  218. u32 buff_ptr2; /* Buffer pointer Page 2 (12-31) */
  219. u32 buff_ptr3; /* Buffer pointer Page 3 (12-31) */
  220. u32 buff_ptr4; /* Buffer pointer Page 4 (12-31) */
  221. u32 reserved1;
  222. /* 8 bytes of setup data that follows the Setup PID */
  223. u8 setup_buffer[8];
  224. u32 reserved2[4];
  225. };
  226. #define DTD_NEXT_TERMINATE (0x00000001)
  227. #define DTD_IOC (0x00008000)
  228. #define DTD_STATUS_ACTIVE (0x00000080)
  229. #define DTD_STATUS_HALTED (0x00000040)
  230. #define DTD_STATUS_DATA_BUFF_ERR (0x00000020)
  231. #define DTD_STATUS_TRANSACTION_ERR (0x00000008)
  232. #define DTD_RESERVED_FIELDS (0x00007F00)
  233. #define DTD_ERROR_MASK (0x68)
  234. #define DTD_ADDR_MASK (0xFFFFFFE0)
  235. #define DTD_PACKET_SIZE 0x7FFF0000
  236. #define DTD_LENGTH_BIT_POS (16)
  237. struct mv_dtd {
  238. u32 dtd_next;
  239. u32 size_ioc_sts;
  240. u32 buff_ptr0; /* Buffer pointer Page 0 */
  241. u32 buff_ptr1; /* Buffer pointer Page 1 */
  242. u32 buff_ptr2; /* Buffer pointer Page 2 */
  243. u32 buff_ptr3; /* Buffer pointer Page 3 */
  244. u32 buff_ptr4; /* Buffer pointer Page 4 */
  245. u32 scratch_ptr;
  246. /* 32 bytes */
  247. dma_addr_t td_dma; /* dma address for this td */
  248. struct mv_dtd *next_dtd_virt;
  249. };
  250. extern int mv_udc_phy_init(unsigned int base);
  251. #endif