langwell_udc.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. /* #undef DEBUG */
  20. /* #undef VERBOSE_DEBUG */
  21. #if defined(CONFIG_USB_LANGWELL_OTG)
  22. #define OTG_TRANSCEIVER
  23. #endif
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/kernel.h>
  28. #include <linux/delay.h>
  29. #include <linux/ioport.h>
  30. #include <linux/sched.h>
  31. #include <linux/slab.h>
  32. #include <linux/errno.h>
  33. #include <linux/init.h>
  34. #include <linux/timer.h>
  35. #include <linux/list.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/device.h>
  39. #include <linux/usb/ch9.h>
  40. #include <linux/usb/gadget.h>
  41. #include <linux/usb/otg.h>
  42. #include <linux/pm.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include "langwell_udc.h"
  48. #define DRIVER_DESC "Intel Langwell USB Device Controller driver"
  49. #define DRIVER_VERSION "16 May 2009"
  50. static const char driver_name[] = "langwell_udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. /* controller device global variable */
  53. static struct langwell_udc *the_controller;
  54. /* for endpoint 0 operations */
  55. static const struct usb_endpoint_descriptor
  56. langwell_ep0_desc = {
  57. .bLength = USB_DT_ENDPOINT_SIZE,
  58. .bDescriptorType = USB_DT_ENDPOINT,
  59. .bEndpointAddress = 0,
  60. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  61. .wMaxPacketSize = EP0_MAX_PKT_SIZE,
  62. };
  63. /*-------------------------------------------------------------------------*/
  64. /* debugging */
  65. #ifdef VERBOSE_DEBUG
  66. static inline void print_all_registers(struct langwell_udc *dev)
  67. {
  68. int i;
  69. /* Capability Registers */
  70. dev_dbg(&dev->pdev->dev,
  71. "Capability Registers (offset: 0x%04x, length: 0x%08x)\n",
  72. CAP_REG_OFFSET, (u32)sizeof(struct langwell_cap_regs));
  73. dev_dbg(&dev->pdev->dev, "caplength=0x%02x\n",
  74. readb(&dev->cap_regs->caplength));
  75. dev_dbg(&dev->pdev->dev, "hciversion=0x%04x\n",
  76. readw(&dev->cap_regs->hciversion));
  77. dev_dbg(&dev->pdev->dev, "hcsparams=0x%08x\n",
  78. readl(&dev->cap_regs->hcsparams));
  79. dev_dbg(&dev->pdev->dev, "hccparams=0x%08x\n",
  80. readl(&dev->cap_regs->hccparams));
  81. dev_dbg(&dev->pdev->dev, "dciversion=0x%04x\n",
  82. readw(&dev->cap_regs->dciversion));
  83. dev_dbg(&dev->pdev->dev, "dccparams=0x%08x\n",
  84. readl(&dev->cap_regs->dccparams));
  85. /* Operational Registers */
  86. dev_dbg(&dev->pdev->dev,
  87. "Operational Registers (offset: 0x%04x, length: 0x%08x)\n",
  88. OP_REG_OFFSET, (u32)sizeof(struct langwell_op_regs));
  89. dev_dbg(&dev->pdev->dev, "extsts=0x%08x\n",
  90. readl(&dev->op_regs->extsts));
  91. dev_dbg(&dev->pdev->dev, "extintr=0x%08x\n",
  92. readl(&dev->op_regs->extintr));
  93. dev_dbg(&dev->pdev->dev, "usbcmd=0x%08x\n",
  94. readl(&dev->op_regs->usbcmd));
  95. dev_dbg(&dev->pdev->dev, "usbsts=0x%08x\n",
  96. readl(&dev->op_regs->usbsts));
  97. dev_dbg(&dev->pdev->dev, "usbintr=0x%08x\n",
  98. readl(&dev->op_regs->usbintr));
  99. dev_dbg(&dev->pdev->dev, "frindex=0x%08x\n",
  100. readl(&dev->op_regs->frindex));
  101. dev_dbg(&dev->pdev->dev, "ctrldssegment=0x%08x\n",
  102. readl(&dev->op_regs->ctrldssegment));
  103. dev_dbg(&dev->pdev->dev, "deviceaddr=0x%08x\n",
  104. readl(&dev->op_regs->deviceaddr));
  105. dev_dbg(&dev->pdev->dev, "endpointlistaddr=0x%08x\n",
  106. readl(&dev->op_regs->endpointlistaddr));
  107. dev_dbg(&dev->pdev->dev, "ttctrl=0x%08x\n",
  108. readl(&dev->op_regs->ttctrl));
  109. dev_dbg(&dev->pdev->dev, "burstsize=0x%08x\n",
  110. readl(&dev->op_regs->burstsize));
  111. dev_dbg(&dev->pdev->dev, "txfilltuning=0x%08x\n",
  112. readl(&dev->op_regs->txfilltuning));
  113. dev_dbg(&dev->pdev->dev, "txttfilltuning=0x%08x\n",
  114. readl(&dev->op_regs->txttfilltuning));
  115. dev_dbg(&dev->pdev->dev, "ic_usb=0x%08x\n",
  116. readl(&dev->op_regs->ic_usb));
  117. dev_dbg(&dev->pdev->dev, "ulpi_viewport=0x%08x\n",
  118. readl(&dev->op_regs->ulpi_viewport));
  119. dev_dbg(&dev->pdev->dev, "configflag=0x%08x\n",
  120. readl(&dev->op_regs->configflag));
  121. dev_dbg(&dev->pdev->dev, "portsc1=0x%08x\n",
  122. readl(&dev->op_regs->portsc1));
  123. dev_dbg(&dev->pdev->dev, "devlc=0x%08x\n",
  124. readl(&dev->op_regs->devlc));
  125. dev_dbg(&dev->pdev->dev, "otgsc=0x%08x\n",
  126. readl(&dev->op_regs->otgsc));
  127. dev_dbg(&dev->pdev->dev, "usbmode=0x%08x\n",
  128. readl(&dev->op_regs->usbmode));
  129. dev_dbg(&dev->pdev->dev, "endptnak=0x%08x\n",
  130. readl(&dev->op_regs->endptnak));
  131. dev_dbg(&dev->pdev->dev, "endptnaken=0x%08x\n",
  132. readl(&dev->op_regs->endptnaken));
  133. dev_dbg(&dev->pdev->dev, "endptsetupstat=0x%08x\n",
  134. readl(&dev->op_regs->endptsetupstat));
  135. dev_dbg(&dev->pdev->dev, "endptprime=0x%08x\n",
  136. readl(&dev->op_regs->endptprime));
  137. dev_dbg(&dev->pdev->dev, "endptflush=0x%08x\n",
  138. readl(&dev->op_regs->endptflush));
  139. dev_dbg(&dev->pdev->dev, "endptstat=0x%08x\n",
  140. readl(&dev->op_regs->endptstat));
  141. dev_dbg(&dev->pdev->dev, "endptcomplete=0x%08x\n",
  142. readl(&dev->op_regs->endptcomplete));
  143. for (i = 0; i < dev->ep_max / 2; i++) {
  144. dev_dbg(&dev->pdev->dev, "endptctrl[%d]=0x%08x\n",
  145. i, readl(&dev->op_regs->endptctrl[i]));
  146. }
  147. }
  148. #else
  149. #define print_all_registers(dev) do { } while (0)
  150. #endif /* VERBOSE_DEBUG */
  151. /*-------------------------------------------------------------------------*/
  152. #define is_in(ep) (((ep)->ep_num == 0) ? ((ep)->dev->ep0_dir == \
  153. USB_DIR_IN) : (usb_endpoint_dir_in((ep)->desc)))
  154. #define DIR_STRING(ep) (is_in(ep) ? "in" : "out")
  155. static char *type_string(const struct usb_endpoint_descriptor *desc)
  156. {
  157. switch (usb_endpoint_type(desc)) {
  158. case USB_ENDPOINT_XFER_BULK:
  159. return "bulk";
  160. case USB_ENDPOINT_XFER_ISOC:
  161. return "iso";
  162. case USB_ENDPOINT_XFER_INT:
  163. return "int";
  164. };
  165. return "control";
  166. }
  167. /* configure endpoint control registers */
  168. static void ep_reset(struct langwell_ep *ep, unsigned char ep_num,
  169. unsigned char is_in, unsigned char ep_type)
  170. {
  171. struct langwell_udc *dev;
  172. u32 endptctrl;
  173. dev = ep->dev;
  174. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  175. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  176. if (is_in) { /* TX */
  177. if (ep_num)
  178. endptctrl |= EPCTRL_TXR;
  179. endptctrl |= EPCTRL_TXE;
  180. endptctrl |= ep_type << EPCTRL_TXT_SHIFT;
  181. } else { /* RX */
  182. if (ep_num)
  183. endptctrl |= EPCTRL_RXR;
  184. endptctrl |= EPCTRL_RXE;
  185. endptctrl |= ep_type << EPCTRL_RXT_SHIFT;
  186. }
  187. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  188. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  189. }
  190. /* reset ep0 dQH and endptctrl */
  191. static void ep0_reset(struct langwell_udc *dev)
  192. {
  193. struct langwell_ep *ep;
  194. int i;
  195. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  196. /* ep0 in and out */
  197. for (i = 0; i < 2; i++) {
  198. ep = &dev->ep[i];
  199. ep->dev = dev;
  200. /* ep0 dQH */
  201. ep->dqh = &dev->ep_dqh[i];
  202. /* configure ep0 endpoint capabilities in dQH */
  203. ep->dqh->dqh_ios = 1;
  204. ep->dqh->dqh_mpl = EP0_MAX_PKT_SIZE;
  205. /* enable ep0-in HW zero length termination select */
  206. if (is_in(ep))
  207. ep->dqh->dqh_zlt = 0;
  208. ep->dqh->dqh_mult = 0;
  209. ep->dqh->dtd_next = DTD_TERM;
  210. /* configure ep0 control registers */
  211. ep_reset(&dev->ep[0], 0, i, USB_ENDPOINT_XFER_CONTROL);
  212. }
  213. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  214. }
  215. /*-------------------------------------------------------------------------*/
  216. /* endpoints operations */
  217. /* configure endpoint, making it usable */
  218. static int langwell_ep_enable(struct usb_ep *_ep,
  219. const struct usb_endpoint_descriptor *desc)
  220. {
  221. struct langwell_udc *dev;
  222. struct langwell_ep *ep;
  223. u16 max = 0;
  224. unsigned long flags;
  225. int i, retval = 0;
  226. unsigned char zlt, ios = 0, mult = 0;
  227. ep = container_of(_ep, struct langwell_ep, ep);
  228. dev = ep->dev;
  229. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  230. if (!_ep || !desc || ep->desc
  231. || desc->bDescriptorType != USB_DT_ENDPOINT)
  232. return -EINVAL;
  233. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  234. return -ESHUTDOWN;
  235. max = le16_to_cpu(desc->wMaxPacketSize);
  236. /*
  237. * disable HW zero length termination select
  238. * driver handles zero length packet through req->req.zero
  239. */
  240. zlt = 1;
  241. /*
  242. * sanity check type, direction, address, and then
  243. * initialize the endpoint capabilities fields in dQH
  244. */
  245. switch (usb_endpoint_type(desc)) {
  246. case USB_ENDPOINT_XFER_CONTROL:
  247. ios = 1;
  248. break;
  249. case USB_ENDPOINT_XFER_BULK:
  250. if ((dev->gadget.speed == USB_SPEED_HIGH
  251. && max != 512)
  252. || (dev->gadget.speed == USB_SPEED_FULL
  253. && max > 64)) {
  254. goto done;
  255. }
  256. break;
  257. case USB_ENDPOINT_XFER_INT:
  258. if (strstr(ep->ep.name, "-iso")) /* bulk is ok */
  259. goto done;
  260. switch (dev->gadget.speed) {
  261. case USB_SPEED_HIGH:
  262. if (max <= 1024)
  263. break;
  264. case USB_SPEED_FULL:
  265. if (max <= 64)
  266. break;
  267. default:
  268. if (max <= 8)
  269. break;
  270. goto done;
  271. }
  272. break;
  273. case USB_ENDPOINT_XFER_ISOC:
  274. if (strstr(ep->ep.name, "-bulk")
  275. || strstr(ep->ep.name, "-int"))
  276. goto done;
  277. switch (dev->gadget.speed) {
  278. case USB_SPEED_HIGH:
  279. if (max <= 1024)
  280. break;
  281. case USB_SPEED_FULL:
  282. if (max <= 1023)
  283. break;
  284. default:
  285. goto done;
  286. }
  287. /*
  288. * FIXME:
  289. * calculate transactions needed for high bandwidth iso
  290. */
  291. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  292. max = max & 0x8ff; /* bit 0~10 */
  293. /* 3 transactions at most */
  294. if (mult > 3)
  295. goto done;
  296. break;
  297. default:
  298. goto done;
  299. }
  300. spin_lock_irqsave(&dev->lock, flags);
  301. ep->ep.maxpacket = max;
  302. ep->desc = desc;
  303. ep->stopped = 0;
  304. ep->ep_num = usb_endpoint_num(desc);
  305. /* ep_type */
  306. ep->ep_type = usb_endpoint_type(desc);
  307. /* configure endpoint control registers */
  308. ep_reset(ep, ep->ep_num, is_in(ep), ep->ep_type);
  309. /* configure endpoint capabilities in dQH */
  310. i = ep->ep_num * 2 + is_in(ep);
  311. ep->dqh = &dev->ep_dqh[i];
  312. ep->dqh->dqh_ios = ios;
  313. ep->dqh->dqh_mpl = cpu_to_le16(max);
  314. ep->dqh->dqh_zlt = zlt;
  315. ep->dqh->dqh_mult = mult;
  316. ep->dqh->dtd_next = DTD_TERM;
  317. dev_dbg(&dev->pdev->dev, "enabled %s (ep%d%s-%s), max %04x\n",
  318. _ep->name,
  319. ep->ep_num,
  320. DIR_STRING(ep),
  321. type_string(desc),
  322. max);
  323. spin_unlock_irqrestore(&dev->lock, flags);
  324. done:
  325. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  326. return retval;
  327. }
  328. /*-------------------------------------------------------------------------*/
  329. /* retire a request */
  330. static void done(struct langwell_ep *ep, struct langwell_request *req,
  331. int status)
  332. {
  333. struct langwell_udc *dev = ep->dev;
  334. unsigned stopped = ep->stopped;
  335. struct langwell_dtd *curr_dtd, *next_dtd;
  336. int i;
  337. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  338. /* remove the req from ep->queue */
  339. list_del_init(&req->queue);
  340. if (req->req.status == -EINPROGRESS)
  341. req->req.status = status;
  342. else
  343. status = req->req.status;
  344. /* free dTD for the request */
  345. next_dtd = req->head;
  346. for (i = 0; i < req->dtd_count; i++) {
  347. curr_dtd = next_dtd;
  348. if (i != req->dtd_count - 1)
  349. next_dtd = curr_dtd->next_dtd_virt;
  350. dma_pool_free(dev->dtd_pool, curr_dtd, curr_dtd->dtd_dma);
  351. }
  352. if (req->mapped) {
  353. dma_unmap_single(&dev->pdev->dev,
  354. req->req.dma, req->req.length,
  355. is_in(ep) ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  356. req->req.dma = DMA_ADDR_INVALID;
  357. req->mapped = 0;
  358. } else
  359. dma_sync_single_for_cpu(&dev->pdev->dev, req->req.dma,
  360. req->req.length,
  361. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  362. if (status != -ESHUTDOWN)
  363. dev_dbg(&dev->pdev->dev,
  364. "complete %s, req %p, stat %d, len %u/%u\n",
  365. ep->ep.name, &req->req, status,
  366. req->req.actual, req->req.length);
  367. /* don't modify queue heads during completion callback */
  368. ep->stopped = 1;
  369. spin_unlock(&dev->lock);
  370. /* complete routine from gadget driver */
  371. if (req->req.complete)
  372. req->req.complete(&ep->ep, &req->req);
  373. spin_lock(&dev->lock);
  374. ep->stopped = stopped;
  375. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  376. }
  377. static void langwell_ep_fifo_flush(struct usb_ep *_ep);
  378. /* delete all endpoint requests, called with spinlock held */
  379. static void nuke(struct langwell_ep *ep, int status)
  380. {
  381. /* called with spinlock held */
  382. ep->stopped = 1;
  383. /* endpoint fifo flush */
  384. if (&ep->ep && ep->desc)
  385. langwell_ep_fifo_flush(&ep->ep);
  386. while (!list_empty(&ep->queue)) {
  387. struct langwell_request *req = NULL;
  388. req = list_entry(ep->queue.next, struct langwell_request,
  389. queue);
  390. done(ep, req, status);
  391. }
  392. }
  393. /*-------------------------------------------------------------------------*/
  394. /* endpoint is no longer usable */
  395. static int langwell_ep_disable(struct usb_ep *_ep)
  396. {
  397. struct langwell_ep *ep;
  398. unsigned long flags;
  399. struct langwell_udc *dev;
  400. int ep_num;
  401. u32 endptctrl;
  402. ep = container_of(_ep, struct langwell_ep, ep);
  403. dev = ep->dev;
  404. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  405. if (!_ep || !ep->desc)
  406. return -EINVAL;
  407. spin_lock_irqsave(&dev->lock, flags);
  408. /* disable endpoint control register */
  409. ep_num = ep->ep_num;
  410. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  411. if (is_in(ep))
  412. endptctrl &= ~EPCTRL_TXE;
  413. else
  414. endptctrl &= ~EPCTRL_RXE;
  415. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  416. /* nuke all pending requests (does flush) */
  417. nuke(ep, -ESHUTDOWN);
  418. ep->desc = NULL;
  419. ep->stopped = 1;
  420. spin_unlock_irqrestore(&dev->lock, flags);
  421. dev_dbg(&dev->pdev->dev, "disabled %s\n", _ep->name);
  422. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  423. return 0;
  424. }
  425. /* allocate a request object to use with this endpoint */
  426. static struct usb_request *langwell_alloc_request(struct usb_ep *_ep,
  427. gfp_t gfp_flags)
  428. {
  429. struct langwell_ep *ep;
  430. struct langwell_udc *dev;
  431. struct langwell_request *req = NULL;
  432. if (!_ep)
  433. return NULL;
  434. ep = container_of(_ep, struct langwell_ep, ep);
  435. dev = ep->dev;
  436. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  437. req = kzalloc(sizeof(*req), gfp_flags);
  438. if (!req)
  439. return NULL;
  440. req->req.dma = DMA_ADDR_INVALID;
  441. INIT_LIST_HEAD(&req->queue);
  442. dev_vdbg(&dev->pdev->dev, "alloc request for %s\n", _ep->name);
  443. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  444. return &req->req;
  445. }
  446. /* free a request object */
  447. static void langwell_free_request(struct usb_ep *_ep,
  448. struct usb_request *_req)
  449. {
  450. struct langwell_ep *ep;
  451. struct langwell_udc *dev;
  452. struct langwell_request *req = NULL;
  453. ep = container_of(_ep, struct langwell_ep, ep);
  454. dev = ep->dev;
  455. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  456. if (!_ep || !_req)
  457. return;
  458. req = container_of(_req, struct langwell_request, req);
  459. WARN_ON(!list_empty(&req->queue));
  460. if (_req)
  461. kfree(req);
  462. dev_vdbg(&dev->pdev->dev, "free request for %s\n", _ep->name);
  463. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  464. }
  465. /*-------------------------------------------------------------------------*/
  466. /* queue dTD and PRIME endpoint */
  467. static int queue_dtd(struct langwell_ep *ep, struct langwell_request *req)
  468. {
  469. u32 bit_mask, usbcmd, endptstat, dtd_dma;
  470. u8 dtd_status;
  471. int i;
  472. struct langwell_dqh *dqh;
  473. struct langwell_udc *dev;
  474. dev = ep->dev;
  475. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  476. i = ep->ep_num * 2 + is_in(ep);
  477. dqh = &dev->ep_dqh[i];
  478. if (ep->ep_num)
  479. dev_vdbg(&dev->pdev->dev, "%s\n", ep->name);
  480. else
  481. /* ep0 */
  482. dev_vdbg(&dev->pdev->dev, "%s-%s\n", ep->name, DIR_STRING(ep));
  483. dev_vdbg(&dev->pdev->dev, "ep_dqh[%d] addr: 0x%08x\n",
  484. i, (u32)&(dev->ep_dqh[i]));
  485. bit_mask = is_in(ep) ?
  486. (1 << (ep->ep_num + 16)) : (1 << (ep->ep_num));
  487. dev_vdbg(&dev->pdev->dev, "bit_mask = 0x%08x\n", bit_mask);
  488. /* check if the pipe is empty */
  489. if (!(list_empty(&ep->queue))) {
  490. /* add dTD to the end of linked list */
  491. struct langwell_request *lastreq;
  492. lastreq = list_entry(ep->queue.prev,
  493. struct langwell_request, queue);
  494. lastreq->tail->dtd_next =
  495. cpu_to_le32(req->head->dtd_dma & DTD_NEXT_MASK);
  496. /* read prime bit, if 1 goto out */
  497. if (readl(&dev->op_regs->endptprime) & bit_mask)
  498. goto out;
  499. do {
  500. /* set ATDTW bit in USBCMD */
  501. usbcmd = readl(&dev->op_regs->usbcmd);
  502. writel(usbcmd | CMD_ATDTW, &dev->op_regs->usbcmd);
  503. /* read correct status bit */
  504. endptstat = readl(&dev->op_regs->endptstat) & bit_mask;
  505. } while (!(readl(&dev->op_regs->usbcmd) & CMD_ATDTW));
  506. /* write ATDTW bit to 0 */
  507. usbcmd = readl(&dev->op_regs->usbcmd);
  508. writel(usbcmd & ~CMD_ATDTW, &dev->op_regs->usbcmd);
  509. if (endptstat)
  510. goto out;
  511. }
  512. /* write dQH next pointer and terminate bit to 0 */
  513. dtd_dma = req->head->dtd_dma & DTD_NEXT_MASK;
  514. dqh->dtd_next = cpu_to_le32(dtd_dma);
  515. /* clear active and halt bit */
  516. dtd_status = (u8) ~(DTD_STS_ACTIVE | DTD_STS_HALTED);
  517. dqh->dtd_status &= dtd_status;
  518. dev_vdbg(&dev->pdev->dev, "dqh->dtd_status = 0x%x\n", dqh->dtd_status);
  519. /* ensure that updates to the dQH will occur before priming */
  520. wmb();
  521. /* write 1 to endptprime register to PRIME endpoint */
  522. bit_mask = is_in(ep) ? (1 << (ep->ep_num + 16)) : (1 << ep->ep_num);
  523. dev_vdbg(&dev->pdev->dev, "endprime bit_mask = 0x%08x\n", bit_mask);
  524. writel(bit_mask, &dev->op_regs->endptprime);
  525. out:
  526. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  527. return 0;
  528. }
  529. /* fill in the dTD structure to build a transfer descriptor */
  530. static struct langwell_dtd *build_dtd(struct langwell_request *req,
  531. unsigned *length, dma_addr_t *dma, int *is_last)
  532. {
  533. u32 buf_ptr;
  534. struct langwell_dtd *dtd;
  535. struct langwell_udc *dev;
  536. int i;
  537. dev = req->ep->dev;
  538. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  539. /* the maximum transfer length, up to 16k bytes */
  540. *length = min(req->req.length - req->req.actual,
  541. (unsigned)DTD_MAX_TRANSFER_LENGTH);
  542. /* create dTD dma_pool resource */
  543. dtd = dma_pool_alloc(dev->dtd_pool, GFP_KERNEL, dma);
  544. if (dtd == NULL)
  545. return dtd;
  546. dtd->dtd_dma = *dma;
  547. /* initialize buffer page pointers */
  548. buf_ptr = (u32)(req->req.dma + req->req.actual);
  549. for (i = 0; i < 5; i++)
  550. dtd->dtd_buf[i] = cpu_to_le32(buf_ptr + i * PAGE_SIZE);
  551. req->req.actual += *length;
  552. /* fill in total bytes with transfer size */
  553. dtd->dtd_total = cpu_to_le16(*length);
  554. dev_vdbg(&dev->pdev->dev, "dtd->dtd_total = %d\n", dtd->dtd_total);
  555. /* set is_last flag if req->req.zero is set or not */
  556. if (req->req.zero) {
  557. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  558. *is_last = 1;
  559. else
  560. *is_last = 0;
  561. } else if (req->req.length == req->req.actual) {
  562. *is_last = 1;
  563. } else
  564. *is_last = 0;
  565. if (*is_last == 0)
  566. dev_vdbg(&dev->pdev->dev, "multi-dtd request!\n");
  567. /* set interrupt on complete bit for the last dTD */
  568. if (*is_last && !req->req.no_interrupt)
  569. dtd->dtd_ioc = 1;
  570. /* set multiplier override 0 for non-ISO and non-TX endpoint */
  571. dtd->dtd_multo = 0;
  572. /* set the active bit of status field to 1 */
  573. dtd->dtd_status = DTD_STS_ACTIVE;
  574. dev_vdbg(&dev->pdev->dev, "dtd->dtd_status = 0x%02x\n",
  575. dtd->dtd_status);
  576. dev_vdbg(&dev->pdev->dev, "length = %d, dma addr= 0x%08x\n",
  577. *length, (int)*dma);
  578. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  579. return dtd;
  580. }
  581. /* generate dTD linked list for a request */
  582. static int req_to_dtd(struct langwell_request *req)
  583. {
  584. unsigned count;
  585. int is_last, is_first = 1;
  586. struct langwell_dtd *dtd, *last_dtd = NULL;
  587. struct langwell_udc *dev;
  588. dma_addr_t dma;
  589. dev = req->ep->dev;
  590. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  591. do {
  592. dtd = build_dtd(req, &count, &dma, &is_last);
  593. if (dtd == NULL)
  594. return -ENOMEM;
  595. if (is_first) {
  596. is_first = 0;
  597. req->head = dtd;
  598. } else {
  599. last_dtd->dtd_next = cpu_to_le32(dma);
  600. last_dtd->next_dtd_virt = dtd;
  601. }
  602. last_dtd = dtd;
  603. req->dtd_count++;
  604. } while (!is_last);
  605. /* set terminate bit to 1 for the last dTD */
  606. dtd->dtd_next = DTD_TERM;
  607. req->tail = dtd;
  608. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  609. return 0;
  610. }
  611. /*-------------------------------------------------------------------------*/
  612. /* queue (submits) an I/O requests to an endpoint */
  613. static int langwell_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  614. gfp_t gfp_flags)
  615. {
  616. struct langwell_request *req;
  617. struct langwell_ep *ep;
  618. struct langwell_udc *dev;
  619. unsigned long flags;
  620. int is_iso = 0, zlflag = 0;
  621. /* always require a cpu-view buffer */
  622. req = container_of(_req, struct langwell_request, req);
  623. ep = container_of(_ep, struct langwell_ep, ep);
  624. if (!_req || !_req->complete || !_req->buf
  625. || !list_empty(&req->queue)) {
  626. return -EINVAL;
  627. }
  628. if (unlikely(!_ep || !ep->desc))
  629. return -EINVAL;
  630. dev = ep->dev;
  631. req->ep = ep;
  632. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  633. if (usb_endpoint_xfer_isoc(ep->desc)) {
  634. if (req->req.length > ep->ep.maxpacket)
  635. return -EMSGSIZE;
  636. is_iso = 1;
  637. }
  638. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN))
  639. return -ESHUTDOWN;
  640. /* set up dma mapping in case the caller didn't */
  641. if (_req->dma == DMA_ADDR_INVALID) {
  642. /* WORKAROUND: WARN_ON(size == 0) */
  643. if (_req->length == 0) {
  644. dev_vdbg(&dev->pdev->dev, "req->length: 0->1\n");
  645. zlflag = 1;
  646. _req->length++;
  647. }
  648. _req->dma = dma_map_single(&dev->pdev->dev,
  649. _req->buf, _req->length,
  650. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  651. if (zlflag && (_req->length == 1)) {
  652. dev_vdbg(&dev->pdev->dev, "req->length: 1->0\n");
  653. zlflag = 0;
  654. _req->length = 0;
  655. }
  656. req->mapped = 1;
  657. dev_vdbg(&dev->pdev->dev, "req->mapped = 1\n");
  658. } else {
  659. dma_sync_single_for_device(&dev->pdev->dev,
  660. _req->dma, _req->length,
  661. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  662. req->mapped = 0;
  663. dev_vdbg(&dev->pdev->dev, "req->mapped = 0\n");
  664. }
  665. dev_dbg(&dev->pdev->dev,
  666. "%s queue req %p, len %u, buf %p, dma 0x%08x\n",
  667. _ep->name,
  668. _req, _req->length, _req->buf, (int)_req->dma);
  669. _req->status = -EINPROGRESS;
  670. _req->actual = 0;
  671. req->dtd_count = 0;
  672. spin_lock_irqsave(&dev->lock, flags);
  673. /* build and put dTDs to endpoint queue */
  674. if (!req_to_dtd(req)) {
  675. queue_dtd(ep, req);
  676. } else {
  677. spin_unlock_irqrestore(&dev->lock, flags);
  678. return -ENOMEM;
  679. }
  680. /* update ep0 state */
  681. if (ep->ep_num == 0)
  682. dev->ep0_state = DATA_STATE_XMIT;
  683. if (likely(req != NULL)) {
  684. list_add_tail(&req->queue, &ep->queue);
  685. dev_vdbg(&dev->pdev->dev, "list_add_tail()\n");
  686. }
  687. spin_unlock_irqrestore(&dev->lock, flags);
  688. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  689. return 0;
  690. }
  691. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  692. static int langwell_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  693. {
  694. struct langwell_ep *ep;
  695. struct langwell_udc *dev;
  696. struct langwell_request *req;
  697. unsigned long flags;
  698. int stopped, ep_num, retval = 0;
  699. u32 endptctrl;
  700. ep = container_of(_ep, struct langwell_ep, ep);
  701. dev = ep->dev;
  702. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  703. if (!_ep || !ep->desc || !_req)
  704. return -EINVAL;
  705. if (!dev->driver)
  706. return -ESHUTDOWN;
  707. spin_lock_irqsave(&dev->lock, flags);
  708. stopped = ep->stopped;
  709. /* quiesce dma while we patch the queue */
  710. ep->stopped = 1;
  711. ep_num = ep->ep_num;
  712. /* disable endpoint control register */
  713. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  714. if (is_in(ep))
  715. endptctrl &= ~EPCTRL_TXE;
  716. else
  717. endptctrl &= ~EPCTRL_RXE;
  718. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  719. /* make sure it's still queued on this endpoint */
  720. list_for_each_entry(req, &ep->queue, queue) {
  721. if (&req->req == _req)
  722. break;
  723. }
  724. if (&req->req != _req) {
  725. retval = -EINVAL;
  726. goto done;
  727. }
  728. /* queue head may be partially complete. */
  729. if (ep->queue.next == &req->queue) {
  730. dev_dbg(&dev->pdev->dev, "unlink (%s) dma\n", _ep->name);
  731. _req->status = -ECONNRESET;
  732. langwell_ep_fifo_flush(&ep->ep);
  733. /* not the last request in endpoint queue */
  734. if (likely(ep->queue.next == &req->queue)) {
  735. struct langwell_dqh *dqh;
  736. struct langwell_request *next_req;
  737. dqh = ep->dqh;
  738. next_req = list_entry(req->queue.next,
  739. struct langwell_request, queue);
  740. /* point the dQH to the first dTD of next request */
  741. writel((u32) next_req->head, &dqh->dqh_current);
  742. }
  743. } else {
  744. struct langwell_request *prev_req;
  745. prev_req = list_entry(req->queue.prev,
  746. struct langwell_request, queue);
  747. writel(readl(&req->tail->dtd_next),
  748. &prev_req->tail->dtd_next);
  749. }
  750. done(ep, req, -ECONNRESET);
  751. done:
  752. /* enable endpoint again */
  753. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  754. if (is_in(ep))
  755. endptctrl |= EPCTRL_TXE;
  756. else
  757. endptctrl |= EPCTRL_RXE;
  758. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  759. ep->stopped = stopped;
  760. spin_unlock_irqrestore(&dev->lock, flags);
  761. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  762. return retval;
  763. }
  764. /*-------------------------------------------------------------------------*/
  765. /* endpoint set/clear halt */
  766. static void ep_set_halt(struct langwell_ep *ep, int value)
  767. {
  768. u32 endptctrl = 0;
  769. int ep_num;
  770. struct langwell_udc *dev = ep->dev;
  771. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  772. ep_num = ep->ep_num;
  773. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  774. /* value: 1 - set halt, 0 - clear halt */
  775. if (value) {
  776. /* set the stall bit */
  777. if (is_in(ep))
  778. endptctrl |= EPCTRL_TXS;
  779. else
  780. endptctrl |= EPCTRL_RXS;
  781. } else {
  782. /* clear the stall bit and reset data toggle */
  783. if (is_in(ep)) {
  784. endptctrl &= ~EPCTRL_TXS;
  785. endptctrl |= EPCTRL_TXR;
  786. } else {
  787. endptctrl &= ~EPCTRL_RXS;
  788. endptctrl |= EPCTRL_RXR;
  789. }
  790. }
  791. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  792. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  793. }
  794. /* set the endpoint halt feature */
  795. static int langwell_ep_set_halt(struct usb_ep *_ep, int value)
  796. {
  797. struct langwell_ep *ep;
  798. struct langwell_udc *dev;
  799. unsigned long flags;
  800. int retval = 0;
  801. ep = container_of(_ep, struct langwell_ep, ep);
  802. dev = ep->dev;
  803. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  804. if (!_ep || !ep->desc)
  805. return -EINVAL;
  806. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  807. return -ESHUTDOWN;
  808. if (usb_endpoint_xfer_isoc(ep->desc))
  809. return -EOPNOTSUPP;
  810. spin_lock_irqsave(&dev->lock, flags);
  811. /*
  812. * attempt to halt IN ep will fail if any transfer requests
  813. * are still queue
  814. */
  815. if (!list_empty(&ep->queue) && is_in(ep) && value) {
  816. /* IN endpoint FIFO holds bytes */
  817. dev_dbg(&dev->pdev->dev, "%s FIFO holds bytes\n", _ep->name);
  818. retval = -EAGAIN;
  819. goto done;
  820. }
  821. /* endpoint set/clear halt */
  822. if (ep->ep_num) {
  823. ep_set_halt(ep, value);
  824. } else { /* endpoint 0 */
  825. dev->ep0_state = WAIT_FOR_SETUP;
  826. dev->ep0_dir = USB_DIR_OUT;
  827. }
  828. done:
  829. spin_unlock_irqrestore(&dev->lock, flags);
  830. dev_dbg(&dev->pdev->dev, "%s %s halt\n",
  831. _ep->name, value ? "set" : "clear");
  832. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  833. return retval;
  834. }
  835. /* set the halt feature and ignores clear requests */
  836. static int langwell_ep_set_wedge(struct usb_ep *_ep)
  837. {
  838. struct langwell_ep *ep;
  839. struct langwell_udc *dev;
  840. ep = container_of(_ep, struct langwell_ep, ep);
  841. dev = ep->dev;
  842. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  843. if (!_ep || !ep->desc)
  844. return -EINVAL;
  845. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  846. return usb_ep_set_halt(_ep);
  847. }
  848. /* flush contents of a fifo */
  849. static void langwell_ep_fifo_flush(struct usb_ep *_ep)
  850. {
  851. struct langwell_ep *ep;
  852. struct langwell_udc *dev;
  853. u32 flush_bit;
  854. unsigned long timeout;
  855. ep = container_of(_ep, struct langwell_ep, ep);
  856. dev = ep->dev;
  857. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  858. if (!_ep || !ep->desc) {
  859. dev_vdbg(&dev->pdev->dev, "ep or ep->desc is NULL\n");
  860. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  861. return;
  862. }
  863. dev_vdbg(&dev->pdev->dev, "%s-%s fifo flush\n",
  864. _ep->name, DIR_STRING(ep));
  865. /* flush endpoint buffer */
  866. if (ep->ep_num == 0)
  867. flush_bit = (1 << 16) | 1;
  868. else if (is_in(ep))
  869. flush_bit = 1 << (ep->ep_num + 16); /* TX */
  870. else
  871. flush_bit = 1 << ep->ep_num; /* RX */
  872. /* wait until flush complete */
  873. timeout = jiffies + FLUSH_TIMEOUT;
  874. do {
  875. writel(flush_bit, &dev->op_regs->endptflush);
  876. while (readl(&dev->op_regs->endptflush)) {
  877. if (time_after(jiffies, timeout)) {
  878. dev_err(&dev->pdev->dev, "ep flush timeout\n");
  879. goto done;
  880. }
  881. cpu_relax();
  882. }
  883. } while (readl(&dev->op_regs->endptstat) & flush_bit);
  884. done:
  885. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  886. }
  887. /* endpoints operations structure */
  888. static const struct usb_ep_ops langwell_ep_ops = {
  889. /* configure endpoint, making it usable */
  890. .enable = langwell_ep_enable,
  891. /* endpoint is no longer usable */
  892. .disable = langwell_ep_disable,
  893. /* allocate a request object to use with this endpoint */
  894. .alloc_request = langwell_alloc_request,
  895. /* free a request object */
  896. .free_request = langwell_free_request,
  897. /* queue (submits) an I/O requests to an endpoint */
  898. .queue = langwell_ep_queue,
  899. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  900. .dequeue = langwell_ep_dequeue,
  901. /* set the endpoint halt feature */
  902. .set_halt = langwell_ep_set_halt,
  903. /* set the halt feature and ignores clear requests */
  904. .set_wedge = langwell_ep_set_wedge,
  905. /* flush contents of a fifo */
  906. .fifo_flush = langwell_ep_fifo_flush,
  907. };
  908. /*-------------------------------------------------------------------------*/
  909. /* device controller usb_gadget_ops structure */
  910. /* returns the current frame number */
  911. static int langwell_get_frame(struct usb_gadget *_gadget)
  912. {
  913. struct langwell_udc *dev;
  914. u16 retval;
  915. if (!_gadget)
  916. return -ENODEV;
  917. dev = container_of(_gadget, struct langwell_udc, gadget);
  918. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  919. retval = readl(&dev->op_regs->frindex) & FRINDEX_MASK;
  920. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  921. return retval;
  922. }
  923. /* enter or exit PHY low power state */
  924. static void langwell_phy_low_power(struct langwell_udc *dev, bool flag)
  925. {
  926. u32 devlc;
  927. u8 devlc_byte2;
  928. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  929. devlc = readl(&dev->op_regs->devlc);
  930. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  931. if (flag)
  932. devlc |= LPM_PHCD;
  933. else
  934. devlc &= ~LPM_PHCD;
  935. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  936. devlc_byte2 = (devlc >> 16) & 0xff;
  937. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  938. devlc = readl(&dev->op_regs->devlc);
  939. dev_vdbg(&dev->pdev->dev,
  940. "%s PHY low power suspend, devlc = 0x%08x\n",
  941. flag ? "enter" : "exit", devlc);
  942. }
  943. /* tries to wake up the host connected to this gadget */
  944. static int langwell_wakeup(struct usb_gadget *_gadget)
  945. {
  946. struct langwell_udc *dev;
  947. u32 portsc1;
  948. unsigned long flags;
  949. if (!_gadget)
  950. return 0;
  951. dev = container_of(_gadget, struct langwell_udc, gadget);
  952. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  953. /* remote wakeup feature not enabled by host */
  954. if (!dev->remote_wakeup) {
  955. dev_info(&dev->pdev->dev, "remote wakeup is disabled\n");
  956. return -ENOTSUPP;
  957. }
  958. spin_lock_irqsave(&dev->lock, flags);
  959. portsc1 = readl(&dev->op_regs->portsc1);
  960. if (!(portsc1 & PORTS_SUSP)) {
  961. spin_unlock_irqrestore(&dev->lock, flags);
  962. return 0;
  963. }
  964. /* LPM L1 to L0 or legacy remote wakeup */
  965. if (dev->lpm && dev->lpm_state == LPM_L1)
  966. dev_info(&dev->pdev->dev, "LPM L1 to L0 remote wakeup\n");
  967. else
  968. dev_info(&dev->pdev->dev, "device remote wakeup\n");
  969. /* exit PHY low power suspend */
  970. if (dev->pdev->device != 0x0829)
  971. langwell_phy_low_power(dev, 0);
  972. /* force port resume */
  973. portsc1 |= PORTS_FPR;
  974. writel(portsc1, &dev->op_regs->portsc1);
  975. spin_unlock_irqrestore(&dev->lock, flags);
  976. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  977. return 0;
  978. }
  979. /* notify controller that VBUS is powered or not */
  980. static int langwell_vbus_session(struct usb_gadget *_gadget, int is_active)
  981. {
  982. struct langwell_udc *dev;
  983. unsigned long flags;
  984. u32 usbcmd;
  985. if (!_gadget)
  986. return -ENODEV;
  987. dev = container_of(_gadget, struct langwell_udc, gadget);
  988. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  989. spin_lock_irqsave(&dev->lock, flags);
  990. dev_vdbg(&dev->pdev->dev, "VBUS status: %s\n",
  991. is_active ? "on" : "off");
  992. dev->vbus_active = (is_active != 0);
  993. if (dev->driver && dev->softconnected && dev->vbus_active) {
  994. usbcmd = readl(&dev->op_regs->usbcmd);
  995. usbcmd |= CMD_RUNSTOP;
  996. writel(usbcmd, &dev->op_regs->usbcmd);
  997. } else {
  998. usbcmd = readl(&dev->op_regs->usbcmd);
  999. usbcmd &= ~CMD_RUNSTOP;
  1000. writel(usbcmd, &dev->op_regs->usbcmd);
  1001. }
  1002. spin_unlock_irqrestore(&dev->lock, flags);
  1003. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1004. return 0;
  1005. }
  1006. /* constrain controller's VBUS power usage */
  1007. static int langwell_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  1008. {
  1009. struct langwell_udc *dev;
  1010. if (!_gadget)
  1011. return -ENODEV;
  1012. dev = container_of(_gadget, struct langwell_udc, gadget);
  1013. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1014. if (dev->transceiver) {
  1015. dev_vdbg(&dev->pdev->dev, "otg_set_power\n");
  1016. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1017. return otg_set_power(dev->transceiver, mA);
  1018. }
  1019. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1020. return -ENOTSUPP;
  1021. }
  1022. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1023. static int langwell_pullup(struct usb_gadget *_gadget, int is_on)
  1024. {
  1025. struct langwell_udc *dev;
  1026. u32 usbcmd;
  1027. unsigned long flags;
  1028. if (!_gadget)
  1029. return -ENODEV;
  1030. dev = container_of(_gadget, struct langwell_udc, gadget);
  1031. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1032. spin_lock_irqsave(&dev->lock, flags);
  1033. dev->softconnected = (is_on != 0);
  1034. if (dev->driver && dev->softconnected && dev->vbus_active) {
  1035. usbcmd = readl(&dev->op_regs->usbcmd);
  1036. usbcmd |= CMD_RUNSTOP;
  1037. writel(usbcmd, &dev->op_regs->usbcmd);
  1038. } else {
  1039. usbcmd = readl(&dev->op_regs->usbcmd);
  1040. usbcmd &= ~CMD_RUNSTOP;
  1041. writel(usbcmd, &dev->op_regs->usbcmd);
  1042. }
  1043. spin_unlock_irqrestore(&dev->lock, flags);
  1044. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1045. return 0;
  1046. }
  1047. /* device controller usb_gadget_ops structure */
  1048. static const struct usb_gadget_ops langwell_ops = {
  1049. /* returns the current frame number */
  1050. .get_frame = langwell_get_frame,
  1051. /* tries to wake up the host connected to this gadget */
  1052. .wakeup = langwell_wakeup,
  1053. /* set the device selfpowered feature, always selfpowered */
  1054. /* .set_selfpowered = langwell_set_selfpowered, */
  1055. /* notify controller that VBUS is powered or not */
  1056. .vbus_session = langwell_vbus_session,
  1057. /* constrain controller's VBUS power usage */
  1058. .vbus_draw = langwell_vbus_draw,
  1059. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1060. .pullup = langwell_pullup,
  1061. };
  1062. /*-------------------------------------------------------------------------*/
  1063. /* device controller operations */
  1064. /* reset device controller */
  1065. static int langwell_udc_reset(struct langwell_udc *dev)
  1066. {
  1067. u32 usbcmd, usbmode, devlc, endpointlistaddr;
  1068. u8 devlc_byte0, devlc_byte2;
  1069. unsigned long timeout;
  1070. if (!dev)
  1071. return -EINVAL;
  1072. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1073. /* set controller to stop state */
  1074. usbcmd = readl(&dev->op_regs->usbcmd);
  1075. usbcmd &= ~CMD_RUNSTOP;
  1076. writel(usbcmd, &dev->op_regs->usbcmd);
  1077. /* reset device controller */
  1078. usbcmd = readl(&dev->op_regs->usbcmd);
  1079. usbcmd |= CMD_RST;
  1080. writel(usbcmd, &dev->op_regs->usbcmd);
  1081. /* wait for reset to complete */
  1082. timeout = jiffies + RESET_TIMEOUT;
  1083. while (readl(&dev->op_regs->usbcmd) & CMD_RST) {
  1084. if (time_after(jiffies, timeout)) {
  1085. dev_err(&dev->pdev->dev, "device reset timeout\n");
  1086. return -ETIMEDOUT;
  1087. }
  1088. cpu_relax();
  1089. }
  1090. /* set controller to device mode */
  1091. usbmode = readl(&dev->op_regs->usbmode);
  1092. usbmode |= MODE_DEVICE;
  1093. /* turn setup lockout off, require setup tripwire in usbcmd */
  1094. usbmode |= MODE_SLOM;
  1095. writel(usbmode, &dev->op_regs->usbmode);
  1096. usbmode = readl(&dev->op_regs->usbmode);
  1097. dev_vdbg(&dev->pdev->dev, "usbmode=0x%08x\n", usbmode);
  1098. /* Write-Clear setup status */
  1099. writel(0, &dev->op_regs->usbsts);
  1100. /* if support USB LPM, ACK all LPM token */
  1101. if (dev->lpm) {
  1102. devlc = readl(&dev->op_regs->devlc);
  1103. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  1104. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  1105. devlc &= ~LPM_STL; /* don't STALL LPM token */
  1106. devlc &= ~LPM_NYT_ACK; /* ACK LPM token */
  1107. devlc_byte0 = devlc & 0xff;
  1108. devlc_byte2 = (devlc >> 16) & 0xff;
  1109. writeb(devlc_byte0, (u8 *)&dev->op_regs->devlc);
  1110. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  1111. devlc = readl(&dev->op_regs->devlc);
  1112. dev_vdbg(&dev->pdev->dev,
  1113. "ACK LPM token, devlc = 0x%08x\n", devlc);
  1114. }
  1115. /* fill endpointlistaddr register */
  1116. endpointlistaddr = dev->ep_dqh_dma;
  1117. endpointlistaddr &= ENDPOINTLISTADDR_MASK;
  1118. writel(endpointlistaddr, &dev->op_regs->endpointlistaddr);
  1119. dev_vdbg(&dev->pdev->dev,
  1120. "dQH base (vir: %p, phy: 0x%08x), endpointlistaddr=0x%08x\n",
  1121. dev->ep_dqh, endpointlistaddr,
  1122. readl(&dev->op_regs->endpointlistaddr));
  1123. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1124. return 0;
  1125. }
  1126. /* reinitialize device controller endpoints */
  1127. static int eps_reinit(struct langwell_udc *dev)
  1128. {
  1129. struct langwell_ep *ep;
  1130. char name[14];
  1131. int i;
  1132. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1133. /* initialize ep0 */
  1134. ep = &dev->ep[0];
  1135. ep->dev = dev;
  1136. strncpy(ep->name, "ep0", sizeof(ep->name));
  1137. ep->ep.name = ep->name;
  1138. ep->ep.ops = &langwell_ep_ops;
  1139. ep->stopped = 0;
  1140. ep->ep.maxpacket = EP0_MAX_PKT_SIZE;
  1141. ep->ep_num = 0;
  1142. ep->desc = &langwell_ep0_desc;
  1143. INIT_LIST_HEAD(&ep->queue);
  1144. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1145. /* initialize other endpoints */
  1146. for (i = 2; i < dev->ep_max; i++) {
  1147. ep = &dev->ep[i];
  1148. if (i % 2)
  1149. snprintf(name, sizeof(name), "ep%din", i / 2);
  1150. else
  1151. snprintf(name, sizeof(name), "ep%dout", i / 2);
  1152. ep->dev = dev;
  1153. strncpy(ep->name, name, sizeof(ep->name));
  1154. ep->ep.name = ep->name;
  1155. ep->ep.ops = &langwell_ep_ops;
  1156. ep->stopped = 0;
  1157. ep->ep.maxpacket = (unsigned short) ~0;
  1158. ep->ep_num = i / 2;
  1159. INIT_LIST_HEAD(&ep->queue);
  1160. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  1161. }
  1162. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1163. return 0;
  1164. }
  1165. /* enable interrupt and set controller to run state */
  1166. static void langwell_udc_start(struct langwell_udc *dev)
  1167. {
  1168. u32 usbintr, usbcmd;
  1169. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1170. /* enable interrupts */
  1171. usbintr = INTR_ULPIE /* ULPI */
  1172. | INTR_SLE /* suspend */
  1173. /* | INTR_SRE SOF received */
  1174. | INTR_URE /* USB reset */
  1175. | INTR_AAE /* async advance */
  1176. | INTR_SEE /* system error */
  1177. | INTR_FRE /* frame list rollover */
  1178. | INTR_PCE /* port change detect */
  1179. | INTR_UEE /* USB error interrupt */
  1180. | INTR_UE; /* USB interrupt */
  1181. writel(usbintr, &dev->op_regs->usbintr);
  1182. /* clear stopped bit */
  1183. dev->stopped = 0;
  1184. /* set controller to run */
  1185. usbcmd = readl(&dev->op_regs->usbcmd);
  1186. usbcmd |= CMD_RUNSTOP;
  1187. writel(usbcmd, &dev->op_regs->usbcmd);
  1188. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1189. }
  1190. /* disable interrupt and set controller to stop state */
  1191. static void langwell_udc_stop(struct langwell_udc *dev)
  1192. {
  1193. u32 usbcmd;
  1194. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1195. /* disable all interrupts */
  1196. writel(0, &dev->op_regs->usbintr);
  1197. /* set stopped bit */
  1198. dev->stopped = 1;
  1199. /* set controller to stop state */
  1200. usbcmd = readl(&dev->op_regs->usbcmd);
  1201. usbcmd &= ~CMD_RUNSTOP;
  1202. writel(usbcmd, &dev->op_regs->usbcmd);
  1203. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1204. }
  1205. /* stop all USB activities */
  1206. static void stop_activity(struct langwell_udc *dev,
  1207. struct usb_gadget_driver *driver)
  1208. {
  1209. struct langwell_ep *ep;
  1210. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1211. nuke(&dev->ep[0], -ESHUTDOWN);
  1212. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1213. nuke(ep, -ESHUTDOWN);
  1214. }
  1215. /* report disconnect; the driver is already quiesced */
  1216. if (driver) {
  1217. spin_unlock(&dev->lock);
  1218. driver->disconnect(&dev->gadget);
  1219. spin_lock(&dev->lock);
  1220. }
  1221. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1222. }
  1223. /*-------------------------------------------------------------------------*/
  1224. /* device "function" sysfs attribute file */
  1225. static ssize_t show_function(struct device *_dev,
  1226. struct device_attribute *attr, char *buf)
  1227. {
  1228. struct langwell_udc *dev = the_controller;
  1229. if (!dev->driver || !dev->driver->function
  1230. || strlen(dev->driver->function) > PAGE_SIZE)
  1231. return 0;
  1232. return scnprintf(buf, PAGE_SIZE, "%s\n", dev->driver->function);
  1233. }
  1234. static DEVICE_ATTR(function, S_IRUGO, show_function, NULL);
  1235. /* device "langwell_udc" sysfs attribute file */
  1236. static ssize_t show_langwell_udc(struct device *_dev,
  1237. struct device_attribute *attr, char *buf)
  1238. {
  1239. struct langwell_udc *dev = the_controller;
  1240. struct langwell_request *req;
  1241. struct langwell_ep *ep = NULL;
  1242. char *next;
  1243. unsigned size;
  1244. unsigned t;
  1245. unsigned i;
  1246. unsigned long flags;
  1247. u32 tmp_reg;
  1248. next = buf;
  1249. size = PAGE_SIZE;
  1250. spin_lock_irqsave(&dev->lock, flags);
  1251. /* driver basic information */
  1252. t = scnprintf(next, size,
  1253. DRIVER_DESC "\n"
  1254. "%s version: %s\n"
  1255. "Gadget driver: %s\n\n",
  1256. driver_name, DRIVER_VERSION,
  1257. dev->driver ? dev->driver->driver.name : "(none)");
  1258. size -= t;
  1259. next += t;
  1260. /* device registers */
  1261. tmp_reg = readl(&dev->op_regs->usbcmd);
  1262. t = scnprintf(next, size,
  1263. "USBCMD reg:\n"
  1264. "SetupTW: %d\n"
  1265. "Run/Stop: %s\n\n",
  1266. (tmp_reg & CMD_SUTW) ? 1 : 0,
  1267. (tmp_reg & CMD_RUNSTOP) ? "Run" : "Stop");
  1268. size -= t;
  1269. next += t;
  1270. tmp_reg = readl(&dev->op_regs->usbsts);
  1271. t = scnprintf(next, size,
  1272. "USB Status Reg:\n"
  1273. "Device Suspend: %d\n"
  1274. "Reset Received: %d\n"
  1275. "System Error: %s\n"
  1276. "USB Error Interrupt: %s\n\n",
  1277. (tmp_reg & STS_SLI) ? 1 : 0,
  1278. (tmp_reg & STS_URI) ? 1 : 0,
  1279. (tmp_reg & STS_SEI) ? "Error" : "No error",
  1280. (tmp_reg & STS_UEI) ? "Error detected" : "No error");
  1281. size -= t;
  1282. next += t;
  1283. tmp_reg = readl(&dev->op_regs->usbintr);
  1284. t = scnprintf(next, size,
  1285. "USB Intrrupt Enable Reg:\n"
  1286. "Sleep Enable: %d\n"
  1287. "SOF Received Enable: %d\n"
  1288. "Reset Enable: %d\n"
  1289. "System Error Enable: %d\n"
  1290. "Port Change Dectected Enable: %d\n"
  1291. "USB Error Intr Enable: %d\n"
  1292. "USB Intr Enable: %d\n\n",
  1293. (tmp_reg & INTR_SLE) ? 1 : 0,
  1294. (tmp_reg & INTR_SRE) ? 1 : 0,
  1295. (tmp_reg & INTR_URE) ? 1 : 0,
  1296. (tmp_reg & INTR_SEE) ? 1 : 0,
  1297. (tmp_reg & INTR_PCE) ? 1 : 0,
  1298. (tmp_reg & INTR_UEE) ? 1 : 0,
  1299. (tmp_reg & INTR_UE) ? 1 : 0);
  1300. size -= t;
  1301. next += t;
  1302. tmp_reg = readl(&dev->op_regs->frindex);
  1303. t = scnprintf(next, size,
  1304. "USB Frame Index Reg:\n"
  1305. "Frame Number is 0x%08x\n\n",
  1306. (tmp_reg & FRINDEX_MASK));
  1307. size -= t;
  1308. next += t;
  1309. tmp_reg = readl(&dev->op_regs->deviceaddr);
  1310. t = scnprintf(next, size,
  1311. "USB Device Address Reg:\n"
  1312. "Device Addr is 0x%x\n\n",
  1313. USBADR(tmp_reg));
  1314. size -= t;
  1315. next += t;
  1316. tmp_reg = readl(&dev->op_regs->endpointlistaddr);
  1317. t = scnprintf(next, size,
  1318. "USB Endpoint List Address Reg:\n"
  1319. "Endpoint List Pointer is 0x%x\n\n",
  1320. EPBASE(tmp_reg));
  1321. size -= t;
  1322. next += t;
  1323. tmp_reg = readl(&dev->op_regs->portsc1);
  1324. t = scnprintf(next, size,
  1325. "USB Port Status & Control Reg:\n"
  1326. "Port Reset: %s\n"
  1327. "Port Suspend Mode: %s\n"
  1328. "Over-current Change: %s\n"
  1329. "Port Enable/Disable Change: %s\n"
  1330. "Port Enabled/Disabled: %s\n"
  1331. "Current Connect Status: %s\n"
  1332. "LPM Suspend Status: %s\n\n",
  1333. (tmp_reg & PORTS_PR) ? "Reset" : "Not Reset",
  1334. (tmp_reg & PORTS_SUSP) ? "Suspend " : "Not Suspend",
  1335. (tmp_reg & PORTS_OCC) ? "Detected" : "No",
  1336. (tmp_reg & PORTS_PEC) ? "Changed" : "Not Changed",
  1337. (tmp_reg & PORTS_PE) ? "Enable" : "Not Correct",
  1338. (tmp_reg & PORTS_CCS) ? "Attached" : "Not Attached",
  1339. (tmp_reg & PORTS_SLP) ? "LPM L1" : "LPM L0");
  1340. size -= t;
  1341. next += t;
  1342. tmp_reg = readl(&dev->op_regs->devlc);
  1343. t = scnprintf(next, size,
  1344. "Device LPM Control Reg:\n"
  1345. "Parallel Transceiver : %d\n"
  1346. "Serial Transceiver : %d\n"
  1347. "Port Speed: %s\n"
  1348. "Port Force Full Speed Connenct: %s\n"
  1349. "PHY Low Power Suspend Clock: %s\n"
  1350. "BmAttributes: %d\n\n",
  1351. LPM_PTS(tmp_reg),
  1352. (tmp_reg & LPM_STS) ? 1 : 0,
  1353. ({
  1354. char *s;
  1355. switch (LPM_PSPD(tmp_reg)) {
  1356. case LPM_SPEED_FULL:
  1357. s = "Full Speed"; break;
  1358. case LPM_SPEED_LOW:
  1359. s = "Low Speed"; break;
  1360. case LPM_SPEED_HIGH:
  1361. s = "High Speed"; break;
  1362. default:
  1363. s = "Unknown Speed"; break;
  1364. }
  1365. s;
  1366. }),
  1367. (tmp_reg & LPM_PFSC) ? "Force Full Speed" : "Not Force",
  1368. (tmp_reg & LPM_PHCD) ? "Disabled" : "Enabled",
  1369. LPM_BA(tmp_reg));
  1370. size -= t;
  1371. next += t;
  1372. tmp_reg = readl(&dev->op_regs->usbmode);
  1373. t = scnprintf(next, size,
  1374. "USB Mode Reg:\n"
  1375. "Controller Mode is : %s\n\n", ({
  1376. char *s;
  1377. switch (MODE_CM(tmp_reg)) {
  1378. case MODE_IDLE:
  1379. s = "Idle"; break;
  1380. case MODE_DEVICE:
  1381. s = "Device Controller"; break;
  1382. case MODE_HOST:
  1383. s = "Host Controller"; break;
  1384. default:
  1385. s = "None"; break;
  1386. }
  1387. s;
  1388. }));
  1389. size -= t;
  1390. next += t;
  1391. tmp_reg = readl(&dev->op_regs->endptsetupstat);
  1392. t = scnprintf(next, size,
  1393. "Endpoint Setup Status Reg:\n"
  1394. "SETUP on ep 0x%04x\n\n",
  1395. tmp_reg & SETUPSTAT_MASK);
  1396. size -= t;
  1397. next += t;
  1398. for (i = 0; i < dev->ep_max / 2; i++) {
  1399. tmp_reg = readl(&dev->op_regs->endptctrl[i]);
  1400. t = scnprintf(next, size, "EP Ctrl Reg [%d]: 0x%08x\n",
  1401. i, tmp_reg);
  1402. size -= t;
  1403. next += t;
  1404. }
  1405. tmp_reg = readl(&dev->op_regs->endptprime);
  1406. t = scnprintf(next, size, "EP Prime Reg: 0x%08x\n\n", tmp_reg);
  1407. size -= t;
  1408. next += t;
  1409. /* langwell_udc, langwell_ep, langwell_request structure information */
  1410. ep = &dev->ep[0];
  1411. t = scnprintf(next, size, "%s MaxPacketSize: 0x%x, ep_num: %d\n",
  1412. ep->ep.name, ep->ep.maxpacket, ep->ep_num);
  1413. size -= t;
  1414. next += t;
  1415. if (list_empty(&ep->queue)) {
  1416. t = scnprintf(next, size, "its req queue is empty\n\n");
  1417. size -= t;
  1418. next += t;
  1419. } else {
  1420. list_for_each_entry(req, &ep->queue, queue) {
  1421. t = scnprintf(next, size,
  1422. "req %p actual 0x%x length 0x%x buf %p\n",
  1423. &req->req, req->req.actual,
  1424. req->req.length, req->req.buf);
  1425. size -= t;
  1426. next += t;
  1427. }
  1428. }
  1429. /* other gadget->eplist ep */
  1430. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1431. if (ep->desc) {
  1432. t = scnprintf(next, size,
  1433. "\n%s MaxPacketSize: 0x%x, "
  1434. "ep_num: %d\n",
  1435. ep->ep.name, ep->ep.maxpacket,
  1436. ep->ep_num);
  1437. size -= t;
  1438. next += t;
  1439. if (list_empty(&ep->queue)) {
  1440. t = scnprintf(next, size,
  1441. "its req queue is empty\n\n");
  1442. size -= t;
  1443. next += t;
  1444. } else {
  1445. list_for_each_entry(req, &ep->queue, queue) {
  1446. t = scnprintf(next, size,
  1447. "req %p actual 0x%x length "
  1448. "0x%x buf %p\n",
  1449. &req->req, req->req.actual,
  1450. req->req.length, req->req.buf);
  1451. size -= t;
  1452. next += t;
  1453. }
  1454. }
  1455. }
  1456. }
  1457. spin_unlock_irqrestore(&dev->lock, flags);
  1458. return PAGE_SIZE - size;
  1459. }
  1460. static DEVICE_ATTR(langwell_udc, S_IRUGO, show_langwell_udc, NULL);
  1461. /* device "remote_wakeup" sysfs attribute file */
  1462. static ssize_t store_remote_wakeup(struct device *_dev,
  1463. struct device_attribute *attr, const char *buf, size_t count)
  1464. {
  1465. struct langwell_udc *dev = the_controller;
  1466. unsigned long flags;
  1467. ssize_t rc = count;
  1468. if (count > 2)
  1469. return -EINVAL;
  1470. if (count > 0 && buf[count-1] == '\n')
  1471. ((char *) buf)[count-1] = 0;
  1472. if (buf[0] != '1')
  1473. return -EINVAL;
  1474. /* force remote wakeup enabled in case gadget driver doesn't support */
  1475. spin_lock_irqsave(&dev->lock, flags);
  1476. dev->remote_wakeup = 1;
  1477. dev->dev_status |= (1 << USB_DEVICE_REMOTE_WAKEUP);
  1478. spin_unlock_irqrestore(&dev->lock, flags);
  1479. langwell_wakeup(&dev->gadget);
  1480. return rc;
  1481. }
  1482. static DEVICE_ATTR(remote_wakeup, S_IWUSR, NULL, store_remote_wakeup);
  1483. /*-------------------------------------------------------------------------*/
  1484. /*
  1485. * when a driver is successfully registered, it will receive
  1486. * control requests including set_configuration(), which enables
  1487. * non-control requests. then usb traffic follows until a
  1488. * disconnect is reported. then a host may connect again, or
  1489. * the driver might get unbound.
  1490. */
  1491. int usb_gadget_probe_driver(struct usb_gadget_driver *driver,
  1492. int (*bind)(struct usb_gadget *))
  1493. {
  1494. struct langwell_udc *dev = the_controller;
  1495. unsigned long flags;
  1496. int retval;
  1497. if (!dev)
  1498. return -ENODEV;
  1499. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1500. if (dev->driver)
  1501. return -EBUSY;
  1502. spin_lock_irqsave(&dev->lock, flags);
  1503. /* hook up the driver ... */
  1504. driver->driver.bus = NULL;
  1505. dev->driver = driver;
  1506. dev->gadget.dev.driver = &driver->driver;
  1507. spin_unlock_irqrestore(&dev->lock, flags);
  1508. retval = bind(&dev->gadget);
  1509. if (retval) {
  1510. dev_dbg(&dev->pdev->dev, "bind to driver %s --> %d\n",
  1511. driver->driver.name, retval);
  1512. dev->driver = NULL;
  1513. dev->gadget.dev.driver = NULL;
  1514. return retval;
  1515. }
  1516. retval = device_create_file(&dev->pdev->dev, &dev_attr_function);
  1517. if (retval)
  1518. goto err_unbind;
  1519. dev->usb_state = USB_STATE_ATTACHED;
  1520. dev->ep0_state = WAIT_FOR_SETUP;
  1521. dev->ep0_dir = USB_DIR_OUT;
  1522. /* enable interrupt and set controller to run state */
  1523. if (dev->got_irq)
  1524. langwell_udc_start(dev);
  1525. dev_vdbg(&dev->pdev->dev,
  1526. "After langwell_udc_start(), print all registers:\n");
  1527. print_all_registers(dev);
  1528. dev_info(&dev->pdev->dev, "register driver: %s\n",
  1529. driver->driver.name);
  1530. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1531. return 0;
  1532. err_unbind:
  1533. driver->unbind(&dev->gadget);
  1534. dev->gadget.dev.driver = NULL;
  1535. dev->driver = NULL;
  1536. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1537. return retval;
  1538. }
  1539. EXPORT_SYMBOL(usb_gadget_probe_driver);
  1540. /* unregister gadget driver */
  1541. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1542. {
  1543. struct langwell_udc *dev = the_controller;
  1544. unsigned long flags;
  1545. if (!dev)
  1546. return -ENODEV;
  1547. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1548. if (unlikely(!driver || !driver->unbind))
  1549. return -EINVAL;
  1550. /* exit PHY low power suspend */
  1551. if (dev->pdev->device != 0x0829)
  1552. langwell_phy_low_power(dev, 0);
  1553. /* unbind OTG transceiver */
  1554. if (dev->transceiver)
  1555. (void)otg_set_peripheral(dev->transceiver, 0);
  1556. /* disable interrupt and set controller to stop state */
  1557. langwell_udc_stop(dev);
  1558. dev->usb_state = USB_STATE_ATTACHED;
  1559. dev->ep0_state = WAIT_FOR_SETUP;
  1560. dev->ep0_dir = USB_DIR_OUT;
  1561. spin_lock_irqsave(&dev->lock, flags);
  1562. /* stop all usb activities */
  1563. dev->gadget.speed = USB_SPEED_UNKNOWN;
  1564. stop_activity(dev, driver);
  1565. spin_unlock_irqrestore(&dev->lock, flags);
  1566. /* unbind gadget driver */
  1567. driver->unbind(&dev->gadget);
  1568. dev->gadget.dev.driver = NULL;
  1569. dev->driver = NULL;
  1570. device_remove_file(&dev->pdev->dev, &dev_attr_function);
  1571. dev_info(&dev->pdev->dev, "unregistered driver '%s'\n",
  1572. driver->driver.name);
  1573. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1574. return 0;
  1575. }
  1576. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1577. /*-------------------------------------------------------------------------*/
  1578. /*
  1579. * setup tripwire is used as a semaphore to ensure that the setup data
  1580. * payload is extracted from a dQH without being corrupted
  1581. */
  1582. static void setup_tripwire(struct langwell_udc *dev)
  1583. {
  1584. u32 usbcmd,
  1585. endptsetupstat;
  1586. unsigned long timeout;
  1587. struct langwell_dqh *dqh;
  1588. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1589. /* ep0 OUT dQH */
  1590. dqh = &dev->ep_dqh[EP_DIR_OUT];
  1591. /* Write-Clear endptsetupstat */
  1592. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  1593. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  1594. /* wait until endptsetupstat is cleared */
  1595. timeout = jiffies + SETUPSTAT_TIMEOUT;
  1596. while (readl(&dev->op_regs->endptsetupstat)) {
  1597. if (time_after(jiffies, timeout)) {
  1598. dev_err(&dev->pdev->dev, "setup_tripwire timeout\n");
  1599. break;
  1600. }
  1601. cpu_relax();
  1602. }
  1603. /* while a hazard exists when setup packet arrives */
  1604. do {
  1605. /* set setup tripwire bit */
  1606. usbcmd = readl(&dev->op_regs->usbcmd);
  1607. writel(usbcmd | CMD_SUTW, &dev->op_regs->usbcmd);
  1608. /* copy the setup packet to local buffer */
  1609. memcpy(&dev->local_setup_buff, &dqh->dqh_setup, 8);
  1610. } while (!(readl(&dev->op_regs->usbcmd) & CMD_SUTW));
  1611. /* Write-Clear setup tripwire bit */
  1612. usbcmd = readl(&dev->op_regs->usbcmd);
  1613. writel(usbcmd & ~CMD_SUTW, &dev->op_regs->usbcmd);
  1614. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1615. }
  1616. /* protocol ep0 stall, will automatically be cleared on new transaction */
  1617. static void ep0_stall(struct langwell_udc *dev)
  1618. {
  1619. u32 endptctrl;
  1620. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1621. /* set TX and RX to stall */
  1622. endptctrl = readl(&dev->op_regs->endptctrl[0]);
  1623. endptctrl |= EPCTRL_TXS | EPCTRL_RXS;
  1624. writel(endptctrl, &dev->op_regs->endptctrl[0]);
  1625. /* update ep0 state */
  1626. dev->ep0_state = WAIT_FOR_SETUP;
  1627. dev->ep0_dir = USB_DIR_OUT;
  1628. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1629. }
  1630. /* PRIME a status phase for ep0 */
  1631. static int prime_status_phase(struct langwell_udc *dev, int dir)
  1632. {
  1633. struct langwell_request *req;
  1634. struct langwell_ep *ep;
  1635. int status = 0;
  1636. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1637. if (dir == EP_DIR_IN)
  1638. dev->ep0_dir = USB_DIR_IN;
  1639. else
  1640. dev->ep0_dir = USB_DIR_OUT;
  1641. ep = &dev->ep[0];
  1642. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1643. req = dev->status_req;
  1644. req->ep = ep;
  1645. req->req.length = 0;
  1646. req->req.status = -EINPROGRESS;
  1647. req->req.actual = 0;
  1648. req->req.complete = NULL;
  1649. req->dtd_count = 0;
  1650. if (!req_to_dtd(req))
  1651. status = queue_dtd(ep, req);
  1652. else
  1653. return -ENOMEM;
  1654. if (status)
  1655. dev_err(&dev->pdev->dev, "can't queue ep0 status request\n");
  1656. list_add_tail(&req->queue, &ep->queue);
  1657. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1658. return status;
  1659. }
  1660. /* SET_ADDRESS request routine */
  1661. static void set_address(struct langwell_udc *dev, u16 value,
  1662. u16 index, u16 length)
  1663. {
  1664. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1665. /* save the new address to device struct */
  1666. dev->dev_addr = (u8) value;
  1667. dev_vdbg(&dev->pdev->dev, "dev->dev_addr = %d\n", dev->dev_addr);
  1668. /* update usb state */
  1669. dev->usb_state = USB_STATE_ADDRESS;
  1670. /* STATUS phase */
  1671. if (prime_status_phase(dev, EP_DIR_IN))
  1672. ep0_stall(dev);
  1673. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1674. }
  1675. /* return endpoint by windex */
  1676. static struct langwell_ep *get_ep_by_windex(struct langwell_udc *dev,
  1677. u16 wIndex)
  1678. {
  1679. struct langwell_ep *ep;
  1680. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1681. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  1682. return &dev->ep[0];
  1683. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1684. u8 bEndpointAddress;
  1685. if (!ep->desc)
  1686. continue;
  1687. bEndpointAddress = ep->desc->bEndpointAddress;
  1688. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  1689. continue;
  1690. if ((wIndex & USB_ENDPOINT_NUMBER_MASK)
  1691. == (bEndpointAddress & USB_ENDPOINT_NUMBER_MASK))
  1692. return ep;
  1693. }
  1694. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1695. return NULL;
  1696. }
  1697. /* return whether endpoint is stalled, 0: not stalled; 1: stalled */
  1698. static int ep_is_stall(struct langwell_ep *ep)
  1699. {
  1700. struct langwell_udc *dev = ep->dev;
  1701. u32 endptctrl;
  1702. int retval;
  1703. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1704. endptctrl = readl(&dev->op_regs->endptctrl[ep->ep_num]);
  1705. if (is_in(ep))
  1706. retval = endptctrl & EPCTRL_TXS ? 1 : 0;
  1707. else
  1708. retval = endptctrl & EPCTRL_RXS ? 1 : 0;
  1709. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1710. return retval;
  1711. }
  1712. /* GET_STATUS request routine */
  1713. static void get_status(struct langwell_udc *dev, u8 request_type, u16 value,
  1714. u16 index, u16 length)
  1715. {
  1716. struct langwell_request *req;
  1717. struct langwell_ep *ep;
  1718. u16 status_data = 0; /* 16 bits cpu view status data */
  1719. int status = 0;
  1720. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1721. ep = &dev->ep[0];
  1722. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1723. /* get device status */
  1724. status_data = dev->dev_status;
  1725. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1726. /* get interface status */
  1727. status_data = 0;
  1728. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1729. /* get endpoint status */
  1730. struct langwell_ep *epn;
  1731. epn = get_ep_by_windex(dev, index);
  1732. /* stall if endpoint doesn't exist */
  1733. if (!epn)
  1734. goto stall;
  1735. status_data = ep_is_stall(epn) << USB_ENDPOINT_HALT;
  1736. }
  1737. dev_dbg(&dev->pdev->dev, "get status data: 0x%04x\n", status_data);
  1738. dev->ep0_dir = USB_DIR_IN;
  1739. /* borrow the per device status_req */
  1740. req = dev->status_req;
  1741. /* fill in the reqest structure */
  1742. *((u16 *) req->req.buf) = cpu_to_le16(status_data);
  1743. req->ep = ep;
  1744. req->req.length = 2;
  1745. req->req.status = -EINPROGRESS;
  1746. req->req.actual = 0;
  1747. req->req.complete = NULL;
  1748. req->dtd_count = 0;
  1749. /* prime the data phase */
  1750. if (!req_to_dtd(req))
  1751. status = queue_dtd(ep, req);
  1752. else /* no mem */
  1753. goto stall;
  1754. if (status) {
  1755. dev_err(&dev->pdev->dev,
  1756. "response error on GET_STATUS request\n");
  1757. goto stall;
  1758. }
  1759. list_add_tail(&req->queue, &ep->queue);
  1760. dev->ep0_state = DATA_STATE_XMIT;
  1761. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1762. return;
  1763. stall:
  1764. ep0_stall(dev);
  1765. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1766. }
  1767. /* setup packet interrupt handler */
  1768. static void handle_setup_packet(struct langwell_udc *dev,
  1769. struct usb_ctrlrequest *setup)
  1770. {
  1771. u16 wValue = le16_to_cpu(setup->wValue);
  1772. u16 wIndex = le16_to_cpu(setup->wIndex);
  1773. u16 wLength = le16_to_cpu(setup->wLength);
  1774. u32 portsc1;
  1775. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1776. /* ep0 fifo flush */
  1777. nuke(&dev->ep[0], -ESHUTDOWN);
  1778. dev_dbg(&dev->pdev->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1779. setup->bRequestType, setup->bRequest,
  1780. wValue, wIndex, wLength);
  1781. /* RNDIS gadget delegate */
  1782. if ((setup->bRequestType == 0x21) && (setup->bRequest == 0x00)) {
  1783. /* USB_CDC_SEND_ENCAPSULATED_COMMAND */
  1784. goto delegate;
  1785. }
  1786. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1787. if ((setup->bRequestType == 0xa1) && (setup->bRequest == 0x01)) {
  1788. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1789. goto delegate;
  1790. }
  1791. /* We process some stardard setup requests here */
  1792. switch (setup->bRequest) {
  1793. case USB_REQ_GET_STATUS:
  1794. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_GET_STATUS\n");
  1795. /* get status, DATA and STATUS phase */
  1796. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1797. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1798. break;
  1799. get_status(dev, setup->bRequestType, wValue, wIndex, wLength);
  1800. goto end;
  1801. case USB_REQ_SET_ADDRESS:
  1802. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_SET_ADDRESS\n");
  1803. /* STATUS phase */
  1804. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1805. | USB_RECIP_DEVICE))
  1806. break;
  1807. set_address(dev, wValue, wIndex, wLength);
  1808. goto end;
  1809. case USB_REQ_CLEAR_FEATURE:
  1810. case USB_REQ_SET_FEATURE:
  1811. /* STATUS phase */
  1812. {
  1813. int rc = -EOPNOTSUPP;
  1814. if (setup->bRequest == USB_REQ_SET_FEATURE)
  1815. dev_dbg(&dev->pdev->dev,
  1816. "SETUP: USB_REQ_SET_FEATURE\n");
  1817. else if (setup->bRequest == USB_REQ_CLEAR_FEATURE)
  1818. dev_dbg(&dev->pdev->dev,
  1819. "SETUP: USB_REQ_CLEAR_FEATURE\n");
  1820. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1821. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1822. struct langwell_ep *epn;
  1823. epn = get_ep_by_windex(dev, wIndex);
  1824. /* stall if endpoint doesn't exist */
  1825. if (!epn) {
  1826. ep0_stall(dev);
  1827. goto end;
  1828. }
  1829. if (wValue != 0 || wLength != 0
  1830. || epn->ep_num > dev->ep_max)
  1831. break;
  1832. spin_unlock(&dev->lock);
  1833. rc = langwell_ep_set_halt(&epn->ep,
  1834. (setup->bRequest == USB_REQ_SET_FEATURE)
  1835. ? 1 : 0);
  1836. spin_lock(&dev->lock);
  1837. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1838. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1839. | USB_TYPE_STANDARD)) {
  1840. rc = 0;
  1841. switch (wValue) {
  1842. case USB_DEVICE_REMOTE_WAKEUP:
  1843. if (setup->bRequest == USB_REQ_SET_FEATURE) {
  1844. dev->remote_wakeup = 1;
  1845. dev->dev_status |= (1 << wValue);
  1846. } else {
  1847. dev->remote_wakeup = 0;
  1848. dev->dev_status &= ~(1 << wValue);
  1849. }
  1850. break;
  1851. case USB_DEVICE_TEST_MODE:
  1852. dev_dbg(&dev->pdev->dev, "SETUP: TEST MODE\n");
  1853. if ((wIndex & 0xff) ||
  1854. (dev->gadget.speed != USB_SPEED_HIGH))
  1855. ep0_stall(dev);
  1856. switch (wIndex >> 8) {
  1857. case TEST_J:
  1858. case TEST_K:
  1859. case TEST_SE0_NAK:
  1860. case TEST_PACKET:
  1861. case TEST_FORCE_EN:
  1862. if (prime_status_phase(dev, EP_DIR_IN))
  1863. ep0_stall(dev);
  1864. portsc1 = readl(&dev->op_regs->portsc1);
  1865. portsc1 |= (wIndex & 0xf00) << 8;
  1866. writel(portsc1, &dev->op_regs->portsc1);
  1867. goto end;
  1868. default:
  1869. rc = -EOPNOTSUPP;
  1870. }
  1871. break;
  1872. default:
  1873. rc = -EOPNOTSUPP;
  1874. break;
  1875. }
  1876. if (!gadget_is_otg(&dev->gadget))
  1877. break;
  1878. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE) {
  1879. dev->gadget.b_hnp_enable = 1;
  1880. #ifdef OTG_TRANSCEIVER
  1881. if (!dev->lotg->otg.default_a)
  1882. dev->lotg->hsm.b_hnp_enable = 1;
  1883. #endif
  1884. } else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1885. dev->gadget.a_hnp_support = 1;
  1886. else if (setup->bRequest ==
  1887. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1888. dev->gadget.a_alt_hnp_support = 1;
  1889. else
  1890. break;
  1891. } else
  1892. break;
  1893. if (rc == 0) {
  1894. if (prime_status_phase(dev, EP_DIR_IN))
  1895. ep0_stall(dev);
  1896. }
  1897. goto end;
  1898. }
  1899. case USB_REQ_GET_DESCRIPTOR:
  1900. dev_dbg(&dev->pdev->dev,
  1901. "SETUP: USB_REQ_GET_DESCRIPTOR\n");
  1902. goto delegate;
  1903. case USB_REQ_SET_DESCRIPTOR:
  1904. dev_dbg(&dev->pdev->dev,
  1905. "SETUP: USB_REQ_SET_DESCRIPTOR unsupported\n");
  1906. goto delegate;
  1907. case USB_REQ_GET_CONFIGURATION:
  1908. dev_dbg(&dev->pdev->dev,
  1909. "SETUP: USB_REQ_GET_CONFIGURATION\n");
  1910. goto delegate;
  1911. case USB_REQ_SET_CONFIGURATION:
  1912. dev_dbg(&dev->pdev->dev,
  1913. "SETUP: USB_REQ_SET_CONFIGURATION\n");
  1914. goto delegate;
  1915. case USB_REQ_GET_INTERFACE:
  1916. dev_dbg(&dev->pdev->dev,
  1917. "SETUP: USB_REQ_GET_INTERFACE\n");
  1918. goto delegate;
  1919. case USB_REQ_SET_INTERFACE:
  1920. dev_dbg(&dev->pdev->dev,
  1921. "SETUP: USB_REQ_SET_INTERFACE\n");
  1922. goto delegate;
  1923. case USB_REQ_SYNCH_FRAME:
  1924. dev_dbg(&dev->pdev->dev,
  1925. "SETUP: USB_REQ_SYNCH_FRAME unsupported\n");
  1926. goto delegate;
  1927. default:
  1928. /* delegate USB standard requests to the gadget driver */
  1929. goto delegate;
  1930. delegate:
  1931. /* USB requests handled by gadget */
  1932. if (wLength) {
  1933. /* DATA phase from gadget, STATUS phase from udc */
  1934. dev->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1935. ? USB_DIR_IN : USB_DIR_OUT;
  1936. dev_vdbg(&dev->pdev->dev,
  1937. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1938. dev->ep0_dir, wLength);
  1939. spin_unlock(&dev->lock);
  1940. if (dev->driver->setup(&dev->gadget,
  1941. &dev->local_setup_buff) < 0)
  1942. ep0_stall(dev);
  1943. spin_lock(&dev->lock);
  1944. dev->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1945. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1946. } else {
  1947. /* no DATA phase, IN STATUS phase from gadget */
  1948. dev->ep0_dir = USB_DIR_IN;
  1949. dev_vdbg(&dev->pdev->dev,
  1950. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1951. dev->ep0_dir, wLength);
  1952. spin_unlock(&dev->lock);
  1953. if (dev->driver->setup(&dev->gadget,
  1954. &dev->local_setup_buff) < 0)
  1955. ep0_stall(dev);
  1956. spin_lock(&dev->lock);
  1957. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1958. }
  1959. break;
  1960. }
  1961. end:
  1962. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1963. }
  1964. /* transfer completion, process endpoint request and free the completed dTDs
  1965. * for this request
  1966. */
  1967. static int process_ep_req(struct langwell_udc *dev, int index,
  1968. struct langwell_request *curr_req)
  1969. {
  1970. struct langwell_dtd *curr_dtd;
  1971. struct langwell_dqh *curr_dqh;
  1972. int td_complete, actual, remaining_length;
  1973. int i, dir;
  1974. u8 dtd_status = 0;
  1975. int retval = 0;
  1976. curr_dqh = &dev->ep_dqh[index];
  1977. dir = index % 2;
  1978. curr_dtd = curr_req->head;
  1979. td_complete = 0;
  1980. actual = curr_req->req.length;
  1981. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1982. for (i = 0; i < curr_req->dtd_count; i++) {
  1983. /* command execution states by dTD */
  1984. dtd_status = curr_dtd->dtd_status;
  1985. barrier();
  1986. remaining_length = le16_to_cpu(curr_dtd->dtd_total);
  1987. actual -= remaining_length;
  1988. if (!dtd_status) {
  1989. /* transfers completed successfully */
  1990. if (!remaining_length) {
  1991. td_complete++;
  1992. dev_vdbg(&dev->pdev->dev,
  1993. "dTD transmitted successfully\n");
  1994. } else {
  1995. if (dir) {
  1996. dev_vdbg(&dev->pdev->dev,
  1997. "TX dTD remains data\n");
  1998. retval = -EPROTO;
  1999. break;
  2000. } else {
  2001. td_complete++;
  2002. break;
  2003. }
  2004. }
  2005. } else {
  2006. /* transfers completed with errors */
  2007. if (dtd_status & DTD_STS_ACTIVE) {
  2008. dev_dbg(&dev->pdev->dev,
  2009. "dTD status ACTIVE dQH[%d]\n", index);
  2010. retval = 1;
  2011. return retval;
  2012. } else if (dtd_status & DTD_STS_HALTED) {
  2013. dev_err(&dev->pdev->dev,
  2014. "dTD error %08x dQH[%d]\n",
  2015. dtd_status, index);
  2016. /* clear the errors and halt condition */
  2017. curr_dqh->dtd_status = 0;
  2018. retval = -EPIPE;
  2019. break;
  2020. } else if (dtd_status & DTD_STS_DBE) {
  2021. dev_dbg(&dev->pdev->dev,
  2022. "data buffer (overflow) error\n");
  2023. retval = -EPROTO;
  2024. break;
  2025. } else if (dtd_status & DTD_STS_TRE) {
  2026. dev_dbg(&dev->pdev->dev,
  2027. "transaction(ISO) error\n");
  2028. retval = -EILSEQ;
  2029. break;
  2030. } else
  2031. dev_err(&dev->pdev->dev,
  2032. "unknown error (0x%x)!\n",
  2033. dtd_status);
  2034. }
  2035. if (i != curr_req->dtd_count - 1)
  2036. curr_dtd = (struct langwell_dtd *)
  2037. curr_dtd->next_dtd_virt;
  2038. }
  2039. if (retval)
  2040. return retval;
  2041. curr_req->req.actual = actual;
  2042. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2043. return 0;
  2044. }
  2045. /* complete DATA or STATUS phase of ep0 prime status phase if needed */
  2046. static void ep0_req_complete(struct langwell_udc *dev,
  2047. struct langwell_ep *ep0, struct langwell_request *req)
  2048. {
  2049. u32 new_addr;
  2050. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2051. if (dev->usb_state == USB_STATE_ADDRESS) {
  2052. /* set the new address */
  2053. new_addr = (u32)dev->dev_addr;
  2054. writel(new_addr << USBADR_SHIFT, &dev->op_regs->deviceaddr);
  2055. new_addr = USBADR(readl(&dev->op_regs->deviceaddr));
  2056. dev_vdbg(&dev->pdev->dev, "new_addr = %d\n", new_addr);
  2057. }
  2058. done(ep0, req, 0);
  2059. switch (dev->ep0_state) {
  2060. case DATA_STATE_XMIT:
  2061. /* receive status phase */
  2062. if (prime_status_phase(dev, EP_DIR_OUT))
  2063. ep0_stall(dev);
  2064. break;
  2065. case DATA_STATE_RECV:
  2066. /* send status phase */
  2067. if (prime_status_phase(dev, EP_DIR_IN))
  2068. ep0_stall(dev);
  2069. break;
  2070. case WAIT_FOR_OUT_STATUS:
  2071. dev->ep0_state = WAIT_FOR_SETUP;
  2072. break;
  2073. case WAIT_FOR_SETUP:
  2074. dev_err(&dev->pdev->dev, "unexpect ep0 packets\n");
  2075. break;
  2076. default:
  2077. ep0_stall(dev);
  2078. break;
  2079. }
  2080. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2081. }
  2082. /* USB transfer completion interrupt */
  2083. static void handle_trans_complete(struct langwell_udc *dev)
  2084. {
  2085. u32 complete_bits;
  2086. int i, ep_num, dir, bit_mask, status;
  2087. struct langwell_ep *epn;
  2088. struct langwell_request *curr_req, *temp_req;
  2089. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2090. complete_bits = readl(&dev->op_regs->endptcomplete);
  2091. dev_vdbg(&dev->pdev->dev, "endptcomplete register: 0x%08x\n",
  2092. complete_bits);
  2093. /* Write-Clear the bits in endptcomplete register */
  2094. writel(complete_bits, &dev->op_regs->endptcomplete);
  2095. if (!complete_bits) {
  2096. dev_dbg(&dev->pdev->dev, "complete_bits = 0\n");
  2097. goto done;
  2098. }
  2099. for (i = 0; i < dev->ep_max; i++) {
  2100. ep_num = i / 2;
  2101. dir = i % 2;
  2102. bit_mask = 1 << (ep_num + 16 * dir);
  2103. if (!(complete_bits & bit_mask))
  2104. continue;
  2105. /* ep0 */
  2106. if (i == 1)
  2107. epn = &dev->ep[0];
  2108. else
  2109. epn = &dev->ep[i];
  2110. if (epn->name == NULL) {
  2111. dev_warn(&dev->pdev->dev, "invalid endpoint\n");
  2112. continue;
  2113. }
  2114. if (i < 2)
  2115. /* ep0 in and out */
  2116. dev_dbg(&dev->pdev->dev, "%s-%s transfer completed\n",
  2117. epn->name,
  2118. is_in(epn) ? "in" : "out");
  2119. else
  2120. dev_dbg(&dev->pdev->dev, "%s transfer completed\n",
  2121. epn->name);
  2122. /* process the req queue until an uncomplete request */
  2123. list_for_each_entry_safe(curr_req, temp_req,
  2124. &epn->queue, queue) {
  2125. status = process_ep_req(dev, i, curr_req);
  2126. dev_vdbg(&dev->pdev->dev, "%s req status: %d\n",
  2127. epn->name, status);
  2128. if (status)
  2129. break;
  2130. /* write back status to req */
  2131. curr_req->req.status = status;
  2132. /* ep0 request completion */
  2133. if (ep_num == 0) {
  2134. ep0_req_complete(dev, epn, curr_req);
  2135. break;
  2136. } else {
  2137. done(epn, curr_req, status);
  2138. }
  2139. }
  2140. }
  2141. done:
  2142. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2143. }
  2144. /* port change detect interrupt handler */
  2145. static void handle_port_change(struct langwell_udc *dev)
  2146. {
  2147. u32 portsc1, devlc;
  2148. u32 speed;
  2149. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2150. if (dev->bus_reset)
  2151. dev->bus_reset = 0;
  2152. portsc1 = readl(&dev->op_regs->portsc1);
  2153. devlc = readl(&dev->op_regs->devlc);
  2154. dev_vdbg(&dev->pdev->dev, "portsc1 = 0x%08x, devlc = 0x%08x\n",
  2155. portsc1, devlc);
  2156. /* bus reset is finished */
  2157. if (!(portsc1 & PORTS_PR)) {
  2158. /* get the speed */
  2159. speed = LPM_PSPD(devlc);
  2160. switch (speed) {
  2161. case LPM_SPEED_HIGH:
  2162. dev->gadget.speed = USB_SPEED_HIGH;
  2163. break;
  2164. case LPM_SPEED_FULL:
  2165. dev->gadget.speed = USB_SPEED_FULL;
  2166. break;
  2167. case LPM_SPEED_LOW:
  2168. dev->gadget.speed = USB_SPEED_LOW;
  2169. break;
  2170. default:
  2171. dev->gadget.speed = USB_SPEED_UNKNOWN;
  2172. break;
  2173. }
  2174. dev_vdbg(&dev->pdev->dev,
  2175. "speed = %d, dev->gadget.speed = %d\n",
  2176. speed, dev->gadget.speed);
  2177. }
  2178. /* LPM L0 to L1 */
  2179. if (dev->lpm && dev->lpm_state == LPM_L0)
  2180. if (portsc1 & PORTS_SUSP && portsc1 & PORTS_SLP) {
  2181. dev_info(&dev->pdev->dev, "LPM L0 to L1\n");
  2182. dev->lpm_state = LPM_L1;
  2183. }
  2184. /* LPM L1 to L0, force resume or remote wakeup finished */
  2185. if (dev->lpm && dev->lpm_state == LPM_L1)
  2186. if (!(portsc1 & PORTS_SUSP)) {
  2187. dev_info(&dev->pdev->dev, "LPM L1 to L0\n");
  2188. dev->lpm_state = LPM_L0;
  2189. }
  2190. /* update USB state */
  2191. if (!dev->resume_state)
  2192. dev->usb_state = USB_STATE_DEFAULT;
  2193. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2194. }
  2195. /* USB reset interrupt handler */
  2196. static void handle_usb_reset(struct langwell_udc *dev)
  2197. {
  2198. u32 deviceaddr,
  2199. endptsetupstat,
  2200. endptcomplete;
  2201. unsigned long timeout;
  2202. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2203. /* Write-Clear the device address */
  2204. deviceaddr = readl(&dev->op_regs->deviceaddr);
  2205. writel(deviceaddr & ~USBADR_MASK, &dev->op_regs->deviceaddr);
  2206. dev->dev_addr = 0;
  2207. /* clear usb state */
  2208. dev->resume_state = 0;
  2209. /* LPM L1 to L0, reset */
  2210. if (dev->lpm)
  2211. dev->lpm_state = LPM_L0;
  2212. dev->ep0_dir = USB_DIR_OUT;
  2213. dev->ep0_state = WAIT_FOR_SETUP;
  2214. /* remote wakeup reset to 0 when the device is reset */
  2215. dev->remote_wakeup = 0;
  2216. dev->dev_status = 1 << USB_DEVICE_SELF_POWERED;
  2217. dev->gadget.b_hnp_enable = 0;
  2218. dev->gadget.a_hnp_support = 0;
  2219. dev->gadget.a_alt_hnp_support = 0;
  2220. /* Write-Clear all the setup token semaphores */
  2221. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  2222. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  2223. /* Write-Clear all the endpoint complete status bits */
  2224. endptcomplete = readl(&dev->op_regs->endptcomplete);
  2225. writel(endptcomplete, &dev->op_regs->endptcomplete);
  2226. /* wait until all endptprime bits cleared */
  2227. timeout = jiffies + PRIME_TIMEOUT;
  2228. while (readl(&dev->op_regs->endptprime)) {
  2229. if (time_after(jiffies, timeout)) {
  2230. dev_err(&dev->pdev->dev, "USB reset timeout\n");
  2231. break;
  2232. }
  2233. cpu_relax();
  2234. }
  2235. /* write 1s to endptflush register to clear any primed buffers */
  2236. writel((u32) ~0, &dev->op_regs->endptflush);
  2237. if (readl(&dev->op_regs->portsc1) & PORTS_PR) {
  2238. dev_vdbg(&dev->pdev->dev, "USB bus reset\n");
  2239. /* bus is reseting */
  2240. dev->bus_reset = 1;
  2241. /* reset all the queues, stop all USB activities */
  2242. stop_activity(dev, dev->driver);
  2243. dev->usb_state = USB_STATE_DEFAULT;
  2244. } else {
  2245. dev_vdbg(&dev->pdev->dev, "device controller reset\n");
  2246. /* controller reset */
  2247. langwell_udc_reset(dev);
  2248. /* reset all the queues, stop all USB activities */
  2249. stop_activity(dev, dev->driver);
  2250. /* reset ep0 dQH and endptctrl */
  2251. ep0_reset(dev);
  2252. /* enable interrupt and set controller to run state */
  2253. langwell_udc_start(dev);
  2254. dev->usb_state = USB_STATE_ATTACHED;
  2255. }
  2256. #ifdef OTG_TRANSCEIVER
  2257. /* refer to USB OTG 6.6.2.3 b_hnp_en is cleared */
  2258. if (!dev->lotg->otg.default_a)
  2259. dev->lotg->hsm.b_hnp_enable = 0;
  2260. #endif
  2261. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2262. }
  2263. /* USB bus suspend/resume interrupt */
  2264. static void handle_bus_suspend(struct langwell_udc *dev)
  2265. {
  2266. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2267. dev->resume_state = dev->usb_state;
  2268. dev->usb_state = USB_STATE_SUSPENDED;
  2269. #ifdef OTG_TRANSCEIVER
  2270. if (dev->lotg->otg.default_a) {
  2271. if (dev->lotg->hsm.b_bus_suspend_vld == 1) {
  2272. dev->lotg->hsm.b_bus_suspend = 1;
  2273. /* notify transceiver the state changes */
  2274. if (spin_trylock(&dev->lotg->wq_lock)) {
  2275. langwell_update_transceiver();
  2276. spin_unlock(&dev->lotg->wq_lock);
  2277. }
  2278. }
  2279. dev->lotg->hsm.b_bus_suspend_vld++;
  2280. } else {
  2281. if (!dev->lotg->hsm.a_bus_suspend) {
  2282. dev->lotg->hsm.a_bus_suspend = 1;
  2283. /* notify transceiver the state changes */
  2284. if (spin_trylock(&dev->lotg->wq_lock)) {
  2285. langwell_update_transceiver();
  2286. spin_unlock(&dev->lotg->wq_lock);
  2287. }
  2288. }
  2289. }
  2290. #endif
  2291. /* report suspend to the driver */
  2292. if (dev->driver) {
  2293. if (dev->driver->suspend) {
  2294. spin_unlock(&dev->lock);
  2295. dev->driver->suspend(&dev->gadget);
  2296. spin_lock(&dev->lock);
  2297. dev_dbg(&dev->pdev->dev, "suspend %s\n",
  2298. dev->driver->driver.name);
  2299. }
  2300. }
  2301. /* enter PHY low power suspend */
  2302. if (dev->pdev->device != 0x0829)
  2303. langwell_phy_low_power(dev, 0);
  2304. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2305. }
  2306. static void handle_bus_resume(struct langwell_udc *dev)
  2307. {
  2308. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2309. dev->usb_state = dev->resume_state;
  2310. dev->resume_state = 0;
  2311. /* exit PHY low power suspend */
  2312. if (dev->pdev->device != 0x0829)
  2313. langwell_phy_low_power(dev, 0);
  2314. #ifdef OTG_TRANSCEIVER
  2315. if (dev->lotg->otg.default_a == 0)
  2316. dev->lotg->hsm.a_bus_suspend = 0;
  2317. #endif
  2318. /* report resume to the driver */
  2319. if (dev->driver) {
  2320. if (dev->driver->resume) {
  2321. spin_unlock(&dev->lock);
  2322. dev->driver->resume(&dev->gadget);
  2323. spin_lock(&dev->lock);
  2324. dev_dbg(&dev->pdev->dev, "resume %s\n",
  2325. dev->driver->driver.name);
  2326. }
  2327. }
  2328. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2329. }
  2330. /* USB device controller interrupt handler */
  2331. static irqreturn_t langwell_irq(int irq, void *_dev)
  2332. {
  2333. struct langwell_udc *dev = _dev;
  2334. u32 usbsts,
  2335. usbintr,
  2336. irq_sts,
  2337. portsc1;
  2338. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2339. if (dev->stopped) {
  2340. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2341. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2342. return IRQ_NONE;
  2343. }
  2344. spin_lock(&dev->lock);
  2345. /* USB status */
  2346. usbsts = readl(&dev->op_regs->usbsts);
  2347. /* USB interrupt enable */
  2348. usbintr = readl(&dev->op_regs->usbintr);
  2349. irq_sts = usbsts & usbintr;
  2350. dev_vdbg(&dev->pdev->dev,
  2351. "usbsts = 0x%08x, usbintr = 0x%08x, irq_sts = 0x%08x\n",
  2352. usbsts, usbintr, irq_sts);
  2353. if (!irq_sts) {
  2354. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2355. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2356. spin_unlock(&dev->lock);
  2357. return IRQ_NONE;
  2358. }
  2359. /* Write-Clear interrupt status bits */
  2360. writel(irq_sts, &dev->op_regs->usbsts);
  2361. /* resume from suspend */
  2362. portsc1 = readl(&dev->op_regs->portsc1);
  2363. if (dev->usb_state == USB_STATE_SUSPENDED)
  2364. if (!(portsc1 & PORTS_SUSP))
  2365. handle_bus_resume(dev);
  2366. /* USB interrupt */
  2367. if (irq_sts & STS_UI) {
  2368. dev_vdbg(&dev->pdev->dev, "USB interrupt\n");
  2369. /* setup packet received from ep0 */
  2370. if (readl(&dev->op_regs->endptsetupstat)
  2371. & EP0SETUPSTAT_MASK) {
  2372. dev_vdbg(&dev->pdev->dev,
  2373. "USB SETUP packet received interrupt\n");
  2374. /* setup tripwire semaphone */
  2375. setup_tripwire(dev);
  2376. handle_setup_packet(dev, &dev->local_setup_buff);
  2377. }
  2378. /* USB transfer completion */
  2379. if (readl(&dev->op_regs->endptcomplete)) {
  2380. dev_vdbg(&dev->pdev->dev,
  2381. "USB transfer completion interrupt\n");
  2382. handle_trans_complete(dev);
  2383. }
  2384. }
  2385. /* SOF received interrupt (for ISO transfer) */
  2386. if (irq_sts & STS_SRI) {
  2387. /* FIXME */
  2388. /* dev_vdbg(&dev->pdev->dev, "SOF received interrupt\n"); */
  2389. }
  2390. /* port change detect interrupt */
  2391. if (irq_sts & STS_PCI) {
  2392. dev_vdbg(&dev->pdev->dev, "port change detect interrupt\n");
  2393. handle_port_change(dev);
  2394. }
  2395. /* suspend interrrupt */
  2396. if (irq_sts & STS_SLI) {
  2397. dev_vdbg(&dev->pdev->dev, "suspend interrupt\n");
  2398. handle_bus_suspend(dev);
  2399. }
  2400. /* USB reset interrupt */
  2401. if (irq_sts & STS_URI) {
  2402. dev_vdbg(&dev->pdev->dev, "USB reset interrupt\n");
  2403. handle_usb_reset(dev);
  2404. }
  2405. /* USB error or system error interrupt */
  2406. if (irq_sts & (STS_UEI | STS_SEI)) {
  2407. /* FIXME */
  2408. dev_warn(&dev->pdev->dev, "error IRQ, irq_sts: %x\n", irq_sts);
  2409. }
  2410. spin_unlock(&dev->lock);
  2411. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2412. return IRQ_HANDLED;
  2413. }
  2414. /*-------------------------------------------------------------------------*/
  2415. /* release device structure */
  2416. static void gadget_release(struct device *_dev)
  2417. {
  2418. struct langwell_udc *dev = the_controller;
  2419. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2420. complete(dev->done);
  2421. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2422. kfree(dev);
  2423. }
  2424. /* enable SRAM caching if SRAM detected */
  2425. static void sram_init(struct langwell_udc *dev)
  2426. {
  2427. struct pci_dev *pdev = dev->pdev;
  2428. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2429. dev->sram_addr = pci_resource_start(pdev, 1);
  2430. dev->sram_size = pci_resource_len(pdev, 1);
  2431. dev_info(&dev->pdev->dev, "Found private SRAM at %x size:%x\n",
  2432. dev->sram_addr, dev->sram_size);
  2433. dev->got_sram = 1;
  2434. if (pci_request_region(pdev, 1, kobject_name(&pdev->dev.kobj))) {
  2435. dev_warn(&dev->pdev->dev, "SRAM request failed\n");
  2436. dev->got_sram = 0;
  2437. } else if (!dma_declare_coherent_memory(&pdev->dev, dev->sram_addr,
  2438. dev->sram_addr, dev->sram_size, DMA_MEMORY_MAP)) {
  2439. dev_warn(&dev->pdev->dev, "SRAM DMA declare failed\n");
  2440. pci_release_region(pdev, 1);
  2441. dev->got_sram = 0;
  2442. }
  2443. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2444. }
  2445. /* release SRAM caching */
  2446. static void sram_deinit(struct langwell_udc *dev)
  2447. {
  2448. struct pci_dev *pdev = dev->pdev;
  2449. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2450. dma_release_declared_memory(&pdev->dev);
  2451. pci_release_region(pdev, 1);
  2452. dev->got_sram = 0;
  2453. dev_info(&dev->pdev->dev, "release SRAM caching\n");
  2454. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2455. }
  2456. /* tear down the binding between this driver and the pci device */
  2457. static void langwell_udc_remove(struct pci_dev *pdev)
  2458. {
  2459. struct langwell_udc *dev = the_controller;
  2460. DECLARE_COMPLETION(done);
  2461. BUG_ON(dev->driver);
  2462. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2463. dev->done = &done;
  2464. #ifndef OTG_TRANSCEIVER
  2465. /* free dTD dma_pool and dQH */
  2466. if (dev->dtd_pool)
  2467. dma_pool_destroy(dev->dtd_pool);
  2468. if (dev->ep_dqh)
  2469. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2470. dev->ep_dqh, dev->ep_dqh_dma);
  2471. /* release SRAM caching */
  2472. if (dev->has_sram && dev->got_sram)
  2473. sram_deinit(dev);
  2474. #endif
  2475. if (dev->status_req) {
  2476. kfree(dev->status_req->req.buf);
  2477. kfree(dev->status_req);
  2478. }
  2479. kfree(dev->ep);
  2480. /* disable IRQ handler */
  2481. if (dev->got_irq)
  2482. free_irq(pdev->irq, dev);
  2483. #ifndef OTG_TRANSCEIVER
  2484. if (dev->cap_regs)
  2485. iounmap(dev->cap_regs);
  2486. if (dev->region)
  2487. release_mem_region(pci_resource_start(pdev, 0),
  2488. pci_resource_len(pdev, 0));
  2489. if (dev->enabled)
  2490. pci_disable_device(pdev);
  2491. #else
  2492. if (dev->transceiver) {
  2493. otg_put_transceiver(dev->transceiver);
  2494. dev->transceiver = NULL;
  2495. dev->lotg = NULL;
  2496. }
  2497. #endif
  2498. dev->cap_regs = NULL;
  2499. dev_info(&dev->pdev->dev, "unbind\n");
  2500. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2501. device_unregister(&dev->gadget.dev);
  2502. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2503. device_remove_file(&pdev->dev, &dev_attr_remote_wakeup);
  2504. #ifndef OTG_TRANSCEIVER
  2505. pci_set_drvdata(pdev, NULL);
  2506. #endif
  2507. /* free dev, wait for the release() finished */
  2508. wait_for_completion(&done);
  2509. the_controller = NULL;
  2510. }
  2511. /*
  2512. * wrap this driver around the specified device, but
  2513. * don't respond over USB until a gadget driver binds to us.
  2514. */
  2515. static int langwell_udc_probe(struct pci_dev *pdev,
  2516. const struct pci_device_id *id)
  2517. {
  2518. struct langwell_udc *dev;
  2519. #ifndef OTG_TRANSCEIVER
  2520. unsigned long resource, len;
  2521. #endif
  2522. void __iomem *base = NULL;
  2523. size_t size;
  2524. int retval;
  2525. if (the_controller) {
  2526. dev_warn(&pdev->dev, "ignoring\n");
  2527. return -EBUSY;
  2528. }
  2529. /* alloc, and start init */
  2530. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  2531. if (dev == NULL) {
  2532. retval = -ENOMEM;
  2533. goto error;
  2534. }
  2535. /* initialize device spinlock */
  2536. spin_lock_init(&dev->lock);
  2537. dev->pdev = pdev;
  2538. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2539. #ifdef OTG_TRANSCEIVER
  2540. /* PCI device is already enabled by otg_transceiver driver */
  2541. dev->enabled = 1;
  2542. /* mem region and register base */
  2543. dev->region = 1;
  2544. dev->transceiver = otg_get_transceiver();
  2545. dev->lotg = otg_to_langwell(dev->transceiver);
  2546. base = dev->lotg->regs;
  2547. #else
  2548. pci_set_drvdata(pdev, dev);
  2549. /* now all the pci goodies ... */
  2550. if (pci_enable_device(pdev) < 0) {
  2551. retval = -ENODEV;
  2552. goto error;
  2553. }
  2554. dev->enabled = 1;
  2555. /* control register: BAR 0 */
  2556. resource = pci_resource_start(pdev, 0);
  2557. len = pci_resource_len(pdev, 0);
  2558. if (!request_mem_region(resource, len, driver_name)) {
  2559. dev_err(&dev->pdev->dev, "controller already in use\n");
  2560. retval = -EBUSY;
  2561. goto error;
  2562. }
  2563. dev->region = 1;
  2564. base = ioremap_nocache(resource, len);
  2565. #endif
  2566. if (base == NULL) {
  2567. dev_err(&dev->pdev->dev, "can't map memory\n");
  2568. retval = -EFAULT;
  2569. goto error;
  2570. }
  2571. dev->cap_regs = (struct langwell_cap_regs __iomem *) base;
  2572. dev_vdbg(&dev->pdev->dev, "dev->cap_regs: %p\n", dev->cap_regs);
  2573. dev->op_regs = (struct langwell_op_regs __iomem *)
  2574. (base + OP_REG_OFFSET);
  2575. dev_vdbg(&dev->pdev->dev, "dev->op_regs: %p\n", dev->op_regs);
  2576. /* irq setup after old hardware is cleaned up */
  2577. if (!pdev->irq) {
  2578. dev_err(&dev->pdev->dev, "No IRQ. Check PCI setup!\n");
  2579. retval = -ENODEV;
  2580. goto error;
  2581. }
  2582. dev->has_sram = 1;
  2583. dev->got_sram = 0;
  2584. dev_vdbg(&dev->pdev->dev, "dev->has_sram: %d\n", dev->has_sram);
  2585. #ifndef OTG_TRANSCEIVER
  2586. /* enable SRAM caching if detected */
  2587. if (dev->has_sram && !dev->got_sram)
  2588. sram_init(dev);
  2589. dev_info(&dev->pdev->dev,
  2590. "irq %d, io mem: 0x%08lx, len: 0x%08lx, pci mem 0x%p\n",
  2591. pdev->irq, resource, len, base);
  2592. /* enables bus-mastering for device dev */
  2593. pci_set_master(pdev);
  2594. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2595. driver_name, dev) != 0) {
  2596. dev_err(&dev->pdev->dev,
  2597. "request interrupt %d failed\n", pdev->irq);
  2598. retval = -EBUSY;
  2599. goto error;
  2600. }
  2601. dev->got_irq = 1;
  2602. #endif
  2603. /* set stopped bit */
  2604. dev->stopped = 1;
  2605. /* capabilities and endpoint number */
  2606. dev->lpm = (readl(&dev->cap_regs->hccparams) & HCC_LEN) ? 1 : 0;
  2607. dev->dciversion = readw(&dev->cap_regs->dciversion);
  2608. dev->devcap = (readl(&dev->cap_regs->dccparams) & DEVCAP) ? 1 : 0;
  2609. dev_vdbg(&dev->pdev->dev, "dev->lpm: %d\n", dev->lpm);
  2610. dev_vdbg(&dev->pdev->dev, "dev->dciversion: 0x%04x\n",
  2611. dev->dciversion);
  2612. dev_vdbg(&dev->pdev->dev, "dccparams: 0x%08x\n",
  2613. readl(&dev->cap_regs->dccparams));
  2614. dev_vdbg(&dev->pdev->dev, "dev->devcap: %d\n", dev->devcap);
  2615. if (!dev->devcap) {
  2616. dev_err(&dev->pdev->dev, "can't support device mode\n");
  2617. retval = -ENODEV;
  2618. goto error;
  2619. }
  2620. /* a pair of endpoints (out/in) for each address */
  2621. dev->ep_max = DEN(readl(&dev->cap_regs->dccparams)) * 2;
  2622. dev_vdbg(&dev->pdev->dev, "dev->ep_max: %d\n", dev->ep_max);
  2623. /* allocate endpoints memory */
  2624. dev->ep = kzalloc(sizeof(struct langwell_ep) * dev->ep_max,
  2625. GFP_KERNEL);
  2626. if (!dev->ep) {
  2627. dev_err(&dev->pdev->dev, "allocate endpoints memory failed\n");
  2628. retval = -ENOMEM;
  2629. goto error;
  2630. }
  2631. /* allocate device dQH memory */
  2632. size = dev->ep_max * sizeof(struct langwell_dqh);
  2633. dev_vdbg(&dev->pdev->dev, "orig size = %d\n", size);
  2634. if (size < DQH_ALIGNMENT)
  2635. size = DQH_ALIGNMENT;
  2636. else if ((size % DQH_ALIGNMENT) != 0) {
  2637. size += DQH_ALIGNMENT + 1;
  2638. size &= ~(DQH_ALIGNMENT - 1);
  2639. }
  2640. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2641. &dev->ep_dqh_dma, GFP_KERNEL);
  2642. if (!dev->ep_dqh) {
  2643. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2644. retval = -ENOMEM;
  2645. goto error;
  2646. }
  2647. dev->ep_dqh_size = size;
  2648. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %d\n", dev->ep_dqh_size);
  2649. /* initialize ep0 status request structure */
  2650. dev->status_req = kzalloc(sizeof(struct langwell_request), GFP_KERNEL);
  2651. if (!dev->status_req) {
  2652. dev_err(&dev->pdev->dev,
  2653. "allocate status_req memory failed\n");
  2654. retval = -ENOMEM;
  2655. goto error;
  2656. }
  2657. INIT_LIST_HEAD(&dev->status_req->queue);
  2658. /* allocate a small amount of memory to get valid address */
  2659. dev->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2660. dev->status_req->req.dma = virt_to_phys(dev->status_req->req.buf);
  2661. dev->resume_state = USB_STATE_NOTATTACHED;
  2662. dev->usb_state = USB_STATE_POWERED;
  2663. dev->ep0_dir = USB_DIR_OUT;
  2664. /* remote wakeup reset to 0 when the device is reset */
  2665. dev->remote_wakeup = 0;
  2666. dev->dev_status = 1 << USB_DEVICE_SELF_POWERED;
  2667. #ifndef OTG_TRANSCEIVER
  2668. /* reset device controller */
  2669. langwell_udc_reset(dev);
  2670. #endif
  2671. /* initialize gadget structure */
  2672. dev->gadget.ops = &langwell_ops; /* usb_gadget_ops */
  2673. dev->gadget.ep0 = &dev->ep[0].ep; /* gadget ep0 */
  2674. INIT_LIST_HEAD(&dev->gadget.ep_list); /* ep_list */
  2675. dev->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  2676. dev->gadget.is_dualspeed = 1; /* support dual speed */
  2677. #ifdef OTG_TRANSCEIVER
  2678. dev->gadget.is_otg = 1; /* support otg mode */
  2679. #endif
  2680. /* the "gadget" abstracts/virtualizes the controller */
  2681. dev_set_name(&dev->gadget.dev, "gadget");
  2682. dev->gadget.dev.parent = &pdev->dev;
  2683. dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
  2684. dev->gadget.dev.release = gadget_release;
  2685. dev->gadget.name = driver_name; /* gadget name */
  2686. /* controller endpoints reinit */
  2687. eps_reinit(dev);
  2688. #ifndef OTG_TRANSCEIVER
  2689. /* reset ep0 dQH and endptctrl */
  2690. ep0_reset(dev);
  2691. #endif
  2692. /* create dTD dma_pool resource */
  2693. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2694. &dev->pdev->dev,
  2695. sizeof(struct langwell_dtd),
  2696. DTD_ALIGNMENT,
  2697. DMA_BOUNDARY);
  2698. if (!dev->dtd_pool) {
  2699. retval = -ENOMEM;
  2700. goto error;
  2701. }
  2702. /* done */
  2703. dev_info(&dev->pdev->dev, "%s\n", driver_desc);
  2704. dev_info(&dev->pdev->dev, "irq %d, pci mem %p\n", pdev->irq, base);
  2705. dev_info(&dev->pdev->dev, "Driver version: " DRIVER_VERSION "\n");
  2706. dev_info(&dev->pdev->dev, "Support (max) %d endpoints\n", dev->ep_max);
  2707. dev_info(&dev->pdev->dev, "Device interface version: 0x%04x\n",
  2708. dev->dciversion);
  2709. dev_info(&dev->pdev->dev, "Controller mode: %s\n",
  2710. dev->devcap ? "Device" : "Host");
  2711. dev_info(&dev->pdev->dev, "Support USB LPM: %s\n",
  2712. dev->lpm ? "Yes" : "No");
  2713. dev_vdbg(&dev->pdev->dev,
  2714. "After langwell_udc_probe(), print all registers:\n");
  2715. print_all_registers(dev);
  2716. the_controller = dev;
  2717. retval = device_register(&dev->gadget.dev);
  2718. if (retval)
  2719. goto error;
  2720. retval = device_create_file(&pdev->dev, &dev_attr_langwell_udc);
  2721. if (retval)
  2722. goto error;
  2723. retval = device_create_file(&pdev->dev, &dev_attr_remote_wakeup);
  2724. if (retval)
  2725. goto error_attr1;
  2726. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2727. return 0;
  2728. error_attr1:
  2729. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2730. error:
  2731. if (dev) {
  2732. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2733. langwell_udc_remove(pdev);
  2734. }
  2735. return retval;
  2736. }
  2737. /* device controller suspend */
  2738. static int langwell_udc_suspend(struct pci_dev *pdev, pm_message_t state)
  2739. {
  2740. struct langwell_udc *dev = the_controller;
  2741. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2742. /* disable interrupt and set controller to stop state */
  2743. langwell_udc_stop(dev);
  2744. /* disable IRQ handler */
  2745. if (dev->got_irq)
  2746. free_irq(pdev->irq, dev);
  2747. dev->got_irq = 0;
  2748. /* save PCI state */
  2749. pci_save_state(pdev);
  2750. spin_lock_irq(&dev->lock);
  2751. /* stop all usb activities */
  2752. stop_activity(dev, dev->driver);
  2753. spin_unlock_irq(&dev->lock);
  2754. /* free dTD dma_pool and dQH */
  2755. if (dev->dtd_pool)
  2756. dma_pool_destroy(dev->dtd_pool);
  2757. if (dev->ep_dqh)
  2758. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2759. dev->ep_dqh, dev->ep_dqh_dma);
  2760. /* release SRAM caching */
  2761. if (dev->has_sram && dev->got_sram)
  2762. sram_deinit(dev);
  2763. /* set device power state */
  2764. pci_set_power_state(pdev, PCI_D3hot);
  2765. /* enter PHY low power suspend */
  2766. if (dev->pdev->device != 0x0829)
  2767. langwell_phy_low_power(dev, 1);
  2768. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2769. return 0;
  2770. }
  2771. /* device controller resume */
  2772. static int langwell_udc_resume(struct pci_dev *pdev)
  2773. {
  2774. struct langwell_udc *dev = the_controller;
  2775. size_t size;
  2776. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2777. /* exit PHY low power suspend */
  2778. if (dev->pdev->device != 0x0829)
  2779. langwell_phy_low_power(dev, 0);
  2780. /* set device D0 power state */
  2781. pci_set_power_state(pdev, PCI_D0);
  2782. /* enable SRAM caching if detected */
  2783. if (dev->has_sram && !dev->got_sram)
  2784. sram_init(dev);
  2785. /* allocate device dQH memory */
  2786. size = dev->ep_max * sizeof(struct langwell_dqh);
  2787. dev_vdbg(&dev->pdev->dev, "orig size = %d\n", size);
  2788. if (size < DQH_ALIGNMENT)
  2789. size = DQH_ALIGNMENT;
  2790. else if ((size % DQH_ALIGNMENT) != 0) {
  2791. size += DQH_ALIGNMENT + 1;
  2792. size &= ~(DQH_ALIGNMENT - 1);
  2793. }
  2794. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2795. &dev->ep_dqh_dma, GFP_KERNEL);
  2796. if (!dev->ep_dqh) {
  2797. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2798. return -ENOMEM;
  2799. }
  2800. dev->ep_dqh_size = size;
  2801. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %d\n", dev->ep_dqh_size);
  2802. /* create dTD dma_pool resource */
  2803. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2804. &dev->pdev->dev,
  2805. sizeof(struct langwell_dtd),
  2806. DTD_ALIGNMENT,
  2807. DMA_BOUNDARY);
  2808. if (!dev->dtd_pool)
  2809. return -ENOMEM;
  2810. /* restore PCI state */
  2811. pci_restore_state(pdev);
  2812. /* enable IRQ handler */
  2813. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2814. driver_name, dev) != 0) {
  2815. dev_err(&dev->pdev->dev, "request interrupt %d failed\n",
  2816. pdev->irq);
  2817. return -EBUSY;
  2818. }
  2819. dev->got_irq = 1;
  2820. /* reset and start controller to run state */
  2821. if (dev->stopped) {
  2822. /* reset device controller */
  2823. langwell_udc_reset(dev);
  2824. /* reset ep0 dQH and endptctrl */
  2825. ep0_reset(dev);
  2826. /* start device if gadget is loaded */
  2827. if (dev->driver)
  2828. langwell_udc_start(dev);
  2829. }
  2830. /* reset USB status */
  2831. dev->usb_state = USB_STATE_ATTACHED;
  2832. dev->ep0_state = WAIT_FOR_SETUP;
  2833. dev->ep0_dir = USB_DIR_OUT;
  2834. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2835. return 0;
  2836. }
  2837. /* pci driver shutdown */
  2838. static void langwell_udc_shutdown(struct pci_dev *pdev)
  2839. {
  2840. struct langwell_udc *dev = the_controller;
  2841. u32 usbmode;
  2842. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2843. /* reset controller mode to IDLE */
  2844. usbmode = readl(&dev->op_regs->usbmode);
  2845. dev_dbg(&dev->pdev->dev, "usbmode = 0x%08x\n", usbmode);
  2846. usbmode &= (~3 | MODE_IDLE);
  2847. writel(usbmode, &dev->op_regs->usbmode);
  2848. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2849. }
  2850. /*-------------------------------------------------------------------------*/
  2851. static const struct pci_device_id pci_ids[] = { {
  2852. .class = ((PCI_CLASS_SERIAL_USB << 8) | 0xfe),
  2853. .class_mask = ~0,
  2854. .vendor = 0x8086,
  2855. .device = 0x0811,
  2856. .subvendor = PCI_ANY_ID,
  2857. .subdevice = PCI_ANY_ID,
  2858. }, { /* end: all zeroes */ }
  2859. };
  2860. MODULE_DEVICE_TABLE(pci, pci_ids);
  2861. static struct pci_driver langwell_pci_driver = {
  2862. .name = (char *) driver_name,
  2863. .id_table = pci_ids,
  2864. .probe = langwell_udc_probe,
  2865. .remove = langwell_udc_remove,
  2866. /* device controller suspend/resume */
  2867. .suspend = langwell_udc_suspend,
  2868. .resume = langwell_udc_resume,
  2869. .shutdown = langwell_udc_shutdown,
  2870. };
  2871. static int __init init(void)
  2872. {
  2873. #ifdef OTG_TRANSCEIVER
  2874. return langwell_register_peripheral(&langwell_pci_driver);
  2875. #else
  2876. return pci_register_driver(&langwell_pci_driver);
  2877. #endif
  2878. }
  2879. module_init(init);
  2880. static void __exit cleanup(void)
  2881. {
  2882. #ifdef OTG_TRANSCEIVER
  2883. return langwell_unregister_peripheral(&langwell_pci_driver);
  2884. #else
  2885. pci_unregister_driver(&langwell_pci_driver);
  2886. #endif
  2887. }
  2888. module_exit(cleanup);
  2889. MODULE_DESCRIPTION(DRIVER_DESC);
  2890. MODULE_AUTHOR("Xiaochen Shen <xiaochen.shen@intel.com>");
  2891. MODULE_VERSION(DRIVER_VERSION);
  2892. MODULE_LICENSE("GPL");