ql4_nx.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/pci.h>
  10. #include "ql4_def.h"
  11. #include "ql4_glbl.h"
  12. #define MASK(n) DMA_BIT_MASK(n)
  13. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  14. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  15. #define MS_WIN(addr) (addr & 0x0ffc0000)
  16. #define QLA82XX_PCI_MN_2M (0)
  17. #define QLA82XX_PCI_MS_2M (0x80000)
  18. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  19. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  20. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  21. /* CRB window related */
  22. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  23. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  24. #define CRB_WINDOW_2M (0x130060)
  25. #define CRB_HI(off) ((qla4_8xxx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  26. ((off) & 0xf0000))
  27. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  28. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  29. #define CRB_INDIRECT_2M (0x1e0000UL)
  30. static inline void __iomem *
  31. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  32. {
  33. if ((off < ha->first_page_group_end) &&
  34. (off >= ha->first_page_group_start))
  35. return (void __iomem *)(ha->nx_pcibase + off);
  36. return NULL;
  37. }
  38. #define MAX_CRB_XFORM 60
  39. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  40. static int qla4_8xxx_crb_table_initialized;
  41. #define qla4_8xxx_crb_addr_transform(name) \
  42. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  43. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  44. static void
  45. qla4_8xxx_crb_addr_transform_setup(void)
  46. {
  47. qla4_8xxx_crb_addr_transform(XDMA);
  48. qla4_8xxx_crb_addr_transform(TIMR);
  49. qla4_8xxx_crb_addr_transform(SRE);
  50. qla4_8xxx_crb_addr_transform(SQN3);
  51. qla4_8xxx_crb_addr_transform(SQN2);
  52. qla4_8xxx_crb_addr_transform(SQN1);
  53. qla4_8xxx_crb_addr_transform(SQN0);
  54. qla4_8xxx_crb_addr_transform(SQS3);
  55. qla4_8xxx_crb_addr_transform(SQS2);
  56. qla4_8xxx_crb_addr_transform(SQS1);
  57. qla4_8xxx_crb_addr_transform(SQS0);
  58. qla4_8xxx_crb_addr_transform(RPMX7);
  59. qla4_8xxx_crb_addr_transform(RPMX6);
  60. qla4_8xxx_crb_addr_transform(RPMX5);
  61. qla4_8xxx_crb_addr_transform(RPMX4);
  62. qla4_8xxx_crb_addr_transform(RPMX3);
  63. qla4_8xxx_crb_addr_transform(RPMX2);
  64. qla4_8xxx_crb_addr_transform(RPMX1);
  65. qla4_8xxx_crb_addr_transform(RPMX0);
  66. qla4_8xxx_crb_addr_transform(ROMUSB);
  67. qla4_8xxx_crb_addr_transform(SN);
  68. qla4_8xxx_crb_addr_transform(QMN);
  69. qla4_8xxx_crb_addr_transform(QMS);
  70. qla4_8xxx_crb_addr_transform(PGNI);
  71. qla4_8xxx_crb_addr_transform(PGND);
  72. qla4_8xxx_crb_addr_transform(PGN3);
  73. qla4_8xxx_crb_addr_transform(PGN2);
  74. qla4_8xxx_crb_addr_transform(PGN1);
  75. qla4_8xxx_crb_addr_transform(PGN0);
  76. qla4_8xxx_crb_addr_transform(PGSI);
  77. qla4_8xxx_crb_addr_transform(PGSD);
  78. qla4_8xxx_crb_addr_transform(PGS3);
  79. qla4_8xxx_crb_addr_transform(PGS2);
  80. qla4_8xxx_crb_addr_transform(PGS1);
  81. qla4_8xxx_crb_addr_transform(PGS0);
  82. qla4_8xxx_crb_addr_transform(PS);
  83. qla4_8xxx_crb_addr_transform(PH);
  84. qla4_8xxx_crb_addr_transform(NIU);
  85. qla4_8xxx_crb_addr_transform(I2Q);
  86. qla4_8xxx_crb_addr_transform(EG);
  87. qla4_8xxx_crb_addr_transform(MN);
  88. qla4_8xxx_crb_addr_transform(MS);
  89. qla4_8xxx_crb_addr_transform(CAS2);
  90. qla4_8xxx_crb_addr_transform(CAS1);
  91. qla4_8xxx_crb_addr_transform(CAS0);
  92. qla4_8xxx_crb_addr_transform(CAM);
  93. qla4_8xxx_crb_addr_transform(C2C1);
  94. qla4_8xxx_crb_addr_transform(C2C0);
  95. qla4_8xxx_crb_addr_transform(SMB);
  96. qla4_8xxx_crb_addr_transform(OCM0);
  97. qla4_8xxx_crb_addr_transform(I2C0);
  98. qla4_8xxx_crb_table_initialized = 1;
  99. }
  100. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  101. {{{0, 0, 0, 0} } }, /* 0: PCI */
  102. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  103. {1, 0x0110000, 0x0120000, 0x130000},
  104. {1, 0x0120000, 0x0122000, 0x124000},
  105. {1, 0x0130000, 0x0132000, 0x126000},
  106. {1, 0x0140000, 0x0142000, 0x128000},
  107. {1, 0x0150000, 0x0152000, 0x12a000},
  108. {1, 0x0160000, 0x0170000, 0x110000},
  109. {1, 0x0170000, 0x0172000, 0x12e000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {1, 0x01e0000, 0x01e0800, 0x122000},
  117. {0, 0x0000000, 0x0000000, 0x000000} } },
  118. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  119. {{{0, 0, 0, 0} } }, /* 3: */
  120. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  121. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  122. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  123. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  124. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  140. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  156. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  172. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  188. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  189. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  190. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  191. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  192. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  193. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  194. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  195. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  196. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  197. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  198. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  199. {{{0, 0, 0, 0} } }, /* 23: */
  200. {{{0, 0, 0, 0} } }, /* 24: */
  201. {{{0, 0, 0, 0} } }, /* 25: */
  202. {{{0, 0, 0, 0} } }, /* 26: */
  203. {{{0, 0, 0, 0} } }, /* 27: */
  204. {{{0, 0, 0, 0} } }, /* 28: */
  205. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  206. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  207. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  208. {{{0} } }, /* 32: PCI */
  209. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  210. {1, 0x2110000, 0x2120000, 0x130000},
  211. {1, 0x2120000, 0x2122000, 0x124000},
  212. {1, 0x2130000, 0x2132000, 0x126000},
  213. {1, 0x2140000, 0x2142000, 0x128000},
  214. {1, 0x2150000, 0x2152000, 0x12a000},
  215. {1, 0x2160000, 0x2170000, 0x110000},
  216. {1, 0x2170000, 0x2172000, 0x12e000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000} } },
  225. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  226. {{{0} } }, /* 35: */
  227. {{{0} } }, /* 36: */
  228. {{{0} } }, /* 37: */
  229. {{{0} } }, /* 38: */
  230. {{{0} } }, /* 39: */
  231. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  232. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  233. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  234. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  235. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  236. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  237. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  238. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  239. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  240. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  241. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  242. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  243. {{{0} } }, /* 52: */
  244. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  245. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  246. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  247. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  248. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  249. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  250. {{{0} } }, /* 59: I2C0 */
  251. {{{0} } }, /* 60: I2C1 */
  252. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  253. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  254. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  255. };
  256. /*
  257. * top 12 bits of crb internal address (hub, agent)
  258. */
  259. static unsigned qla4_8xxx_crb_hub_agt[64] = {
  260. 0,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  264. 0,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  287. 0,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  292. 0,
  293. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  294. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  301. 0,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  312. 0,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  317. 0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  319. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  321. 0,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  323. 0,
  324. };
  325. /* Device states */
  326. static char *qdev_state[] = {
  327. "Unknown",
  328. "Cold",
  329. "Initializing",
  330. "Ready",
  331. "Need Reset",
  332. "Need Quiescent",
  333. "Failed",
  334. "Quiescent",
  335. };
  336. /*
  337. * In: 'off' is offset from CRB space in 128M pci map
  338. * Out: 'off' is 2M pci map addr
  339. * side effect: lock crb window
  340. */
  341. static void
  342. qla4_8xxx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  343. {
  344. u32 win_read;
  345. ha->crb_win = CRB_HI(*off);
  346. writel(ha->crb_win,
  347. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  348. /* Read back value to make sure write has gone through before trying
  349. * to use it. */
  350. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. if (win_read != ha->crb_win) {
  352. DEBUG2(ql4_printk(KERN_INFO, ha,
  353. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  354. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  355. }
  356. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  357. }
  358. void
  359. qla4_8xxx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  360. {
  361. unsigned long flags = 0;
  362. int rv;
  363. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  364. BUG_ON(rv == -1);
  365. if (rv == 1) {
  366. write_lock_irqsave(&ha->hw_lock, flags);
  367. qla4_8xxx_crb_win_lock(ha);
  368. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  369. }
  370. writel(data, (void __iomem *)off);
  371. if (rv == 1) {
  372. qla4_8xxx_crb_win_unlock(ha);
  373. write_unlock_irqrestore(&ha->hw_lock, flags);
  374. }
  375. }
  376. int
  377. qla4_8xxx_rd_32(struct scsi_qla_host *ha, ulong off)
  378. {
  379. unsigned long flags = 0;
  380. int rv;
  381. u32 data;
  382. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  383. BUG_ON(rv == -1);
  384. if (rv == 1) {
  385. write_lock_irqsave(&ha->hw_lock, flags);
  386. qla4_8xxx_crb_win_lock(ha);
  387. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  388. }
  389. data = readl((void __iomem *)off);
  390. if (rv == 1) {
  391. qla4_8xxx_crb_win_unlock(ha);
  392. write_unlock_irqrestore(&ha->hw_lock, flags);
  393. }
  394. return data;
  395. }
  396. #define CRB_WIN_LOCK_TIMEOUT 100000000
  397. int qla4_8xxx_crb_win_lock(struct scsi_qla_host *ha)
  398. {
  399. int i;
  400. int done = 0, timeout = 0;
  401. while (!done) {
  402. /* acquire semaphore3 from PCI HW block */
  403. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  404. if (done == 1)
  405. break;
  406. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  407. return -1;
  408. timeout++;
  409. /* Yield CPU */
  410. if (!in_interrupt())
  411. schedule();
  412. else {
  413. for (i = 0; i < 20; i++)
  414. cpu_relax(); /*This a nop instr on i386*/
  415. }
  416. }
  417. qla4_8xxx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  418. return 0;
  419. }
  420. void qla4_8xxx_crb_win_unlock(struct scsi_qla_host *ha)
  421. {
  422. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  423. }
  424. #define IDC_LOCK_TIMEOUT 100000000
  425. /**
  426. * qla4_8xxx_idc_lock - hw_lock
  427. * @ha: pointer to adapter structure
  428. *
  429. * General purpose lock used to synchronize access to
  430. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  431. **/
  432. int qla4_8xxx_idc_lock(struct scsi_qla_host *ha)
  433. {
  434. int i;
  435. int done = 0, timeout = 0;
  436. while (!done) {
  437. /* acquire semaphore5 from PCI HW block */
  438. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  439. if (done == 1)
  440. break;
  441. if (timeout >= IDC_LOCK_TIMEOUT)
  442. return -1;
  443. timeout++;
  444. /* Yield CPU */
  445. if (!in_interrupt())
  446. schedule();
  447. else {
  448. for (i = 0; i < 20; i++)
  449. cpu_relax(); /*This a nop instr on i386*/
  450. }
  451. }
  452. return 0;
  453. }
  454. void qla4_8xxx_idc_unlock(struct scsi_qla_host *ha)
  455. {
  456. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  457. }
  458. int
  459. qla4_8xxx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  460. {
  461. struct crb_128M_2M_sub_block_map *m;
  462. if (*off >= QLA82XX_CRB_MAX)
  463. return -1;
  464. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  465. *off = (*off - QLA82XX_PCI_CAMQM) +
  466. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  467. return 0;
  468. }
  469. if (*off < QLA82XX_PCI_CRBSPACE)
  470. return -1;
  471. *off -= QLA82XX_PCI_CRBSPACE;
  472. /*
  473. * Try direct map
  474. */
  475. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  476. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  477. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  478. return 0;
  479. }
  480. /*
  481. * Not in direct map, use crb window
  482. */
  483. return 1;
  484. }
  485. /* PCI Windowing for DDR regions. */
  486. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  487. (((addr) <= (high)) && ((addr) >= (low)))
  488. /*
  489. * check memory access boundary.
  490. * used by test agent. support ddr access only for now
  491. */
  492. static unsigned long
  493. qla4_8xxx_pci_mem_bound_check(struct scsi_qla_host *ha,
  494. unsigned long long addr, int size)
  495. {
  496. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  497. QLA82XX_ADDR_DDR_NET_MAX) ||
  498. !QLA82XX_ADDR_IN_RANGE(addr + size - 1,
  499. QLA82XX_ADDR_DDR_NET, QLA82XX_ADDR_DDR_NET_MAX) ||
  500. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  501. return 0;
  502. }
  503. return 1;
  504. }
  505. static int qla4_8xxx_pci_set_window_warning_count;
  506. static unsigned long
  507. qla4_8xxx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  508. {
  509. int window;
  510. u32 win_read;
  511. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  512. QLA82XX_ADDR_DDR_NET_MAX)) {
  513. /* DDR network side */
  514. window = MN_WIN(addr);
  515. ha->ddr_mn_window = window;
  516. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  517. QLA82XX_PCI_CRBSPACE, window);
  518. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  519. QLA82XX_PCI_CRBSPACE);
  520. if ((win_read << 17) != window) {
  521. ql4_printk(KERN_WARNING, ha,
  522. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  523. __func__, window, win_read);
  524. }
  525. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  526. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  527. QLA82XX_ADDR_OCM0_MAX)) {
  528. unsigned int temp1;
  529. /* if bits 19:18&17:11 are on */
  530. if ((addr & 0x00ff800) == 0xff800) {
  531. printk("%s: QM access not handled.\n", __func__);
  532. addr = -1UL;
  533. }
  534. window = OCM_WIN(addr);
  535. ha->ddr_mn_window = window;
  536. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  537. QLA82XX_PCI_CRBSPACE, window);
  538. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  539. QLA82XX_PCI_CRBSPACE);
  540. temp1 = ((window & 0x1FF) << 7) |
  541. ((window & 0x0FFFE0000) >> 17);
  542. if (win_read != temp1) {
  543. printk("%s: Written OCMwin (0x%x) != Read"
  544. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  545. }
  546. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  547. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  548. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  549. /* QDR network side */
  550. window = MS_WIN(addr);
  551. ha->qdr_sn_window = window;
  552. qla4_8xxx_wr_32(ha, ha->ms_win_crb |
  553. QLA82XX_PCI_CRBSPACE, window);
  554. win_read = qla4_8xxx_rd_32(ha,
  555. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  556. if (win_read != window) {
  557. printk("%s: Written MSwin (0x%x) != Read "
  558. "MSwin (0x%x)\n", __func__, window, win_read);
  559. }
  560. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  561. } else {
  562. /*
  563. * peg gdb frequently accesses memory that doesn't exist,
  564. * this limits the chit chat so debugging isn't slowed down.
  565. */
  566. if ((qla4_8xxx_pci_set_window_warning_count++ < 8) ||
  567. (qla4_8xxx_pci_set_window_warning_count%64 == 0)) {
  568. printk("%s: Warning:%s Unknown address range!\n",
  569. __func__, DRIVER_NAME);
  570. }
  571. addr = -1UL;
  572. }
  573. return addr;
  574. }
  575. /* check if address is in the same windows as the previous access */
  576. static int qla4_8xxx_pci_is_same_window(struct scsi_qla_host *ha,
  577. unsigned long long addr)
  578. {
  579. int window;
  580. unsigned long long qdr_max;
  581. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  582. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  583. QLA82XX_ADDR_DDR_NET_MAX)) {
  584. /* DDR network side */
  585. BUG(); /* MN access can not come here */
  586. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  587. QLA82XX_ADDR_OCM0_MAX)) {
  588. return 1;
  589. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  590. QLA82XX_ADDR_OCM1_MAX)) {
  591. return 1;
  592. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  593. qdr_max)) {
  594. /* QDR network side */
  595. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  596. if (ha->qdr_sn_window == window)
  597. return 1;
  598. }
  599. return 0;
  600. }
  601. #ifndef readq
  602. static inline __u64 readq(const volatile void __iomem *addr)
  603. {
  604. const volatile u32 __iomem *p = addr;
  605. u32 low, high;
  606. low = readl(p);
  607. high = readl(p + 1);
  608. return low + ((u64)high << 32);
  609. }
  610. #endif
  611. #ifndef writeq
  612. static inline void writeq(__u64 val, volatile void __iomem *addr)
  613. {
  614. writel(val, addr);
  615. writel(val >> 32, addr+4);
  616. }
  617. #endif
  618. static int qla4_8xxx_pci_mem_read_direct(struct scsi_qla_host *ha,
  619. u64 off, void *data, int size)
  620. {
  621. unsigned long flags;
  622. void __iomem *addr;
  623. int ret = 0;
  624. u64 start;
  625. void __iomem *mem_ptr = NULL;
  626. unsigned long mem_base;
  627. unsigned long mem_page;
  628. write_lock_irqsave(&ha->hw_lock, flags);
  629. /*
  630. * If attempting to access unknown address or straddle hw windows,
  631. * do not access.
  632. */
  633. start = qla4_8xxx_pci_set_window(ha, off);
  634. if ((start == -1UL) ||
  635. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  636. write_unlock_irqrestore(&ha->hw_lock, flags);
  637. printk(KERN_ERR"%s out of bound pci memory access. "
  638. "offset is 0x%llx\n", DRIVER_NAME, off);
  639. return -1;
  640. }
  641. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  642. if (!addr) {
  643. write_unlock_irqrestore(&ha->hw_lock, flags);
  644. mem_base = pci_resource_start(ha->pdev, 0);
  645. mem_page = start & PAGE_MASK;
  646. /* Map two pages whenever user tries to access addresses in two
  647. consecutive pages.
  648. */
  649. if (mem_page != ((start + size - 1) & PAGE_MASK))
  650. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  651. else
  652. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  653. if (mem_ptr == NULL) {
  654. *(u8 *)data = 0;
  655. return -1;
  656. }
  657. addr = mem_ptr;
  658. addr += start & (PAGE_SIZE - 1);
  659. write_lock_irqsave(&ha->hw_lock, flags);
  660. }
  661. switch (size) {
  662. case 1:
  663. *(u8 *)data = readb(addr);
  664. break;
  665. case 2:
  666. *(u16 *)data = readw(addr);
  667. break;
  668. case 4:
  669. *(u32 *)data = readl(addr);
  670. break;
  671. case 8:
  672. *(u64 *)data = readq(addr);
  673. break;
  674. default:
  675. ret = -1;
  676. break;
  677. }
  678. write_unlock_irqrestore(&ha->hw_lock, flags);
  679. if (mem_ptr)
  680. iounmap(mem_ptr);
  681. return ret;
  682. }
  683. static int
  684. qla4_8xxx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  685. void *data, int size)
  686. {
  687. unsigned long flags;
  688. void __iomem *addr;
  689. int ret = 0;
  690. u64 start;
  691. void __iomem *mem_ptr = NULL;
  692. unsigned long mem_base;
  693. unsigned long mem_page;
  694. write_lock_irqsave(&ha->hw_lock, flags);
  695. /*
  696. * If attempting to access unknown address or straddle hw windows,
  697. * do not access.
  698. */
  699. start = qla4_8xxx_pci_set_window(ha, off);
  700. if ((start == -1UL) ||
  701. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  702. write_unlock_irqrestore(&ha->hw_lock, flags);
  703. printk(KERN_ERR"%s out of bound pci memory access. "
  704. "offset is 0x%llx\n", DRIVER_NAME, off);
  705. return -1;
  706. }
  707. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  708. if (!addr) {
  709. write_unlock_irqrestore(&ha->hw_lock, flags);
  710. mem_base = pci_resource_start(ha->pdev, 0);
  711. mem_page = start & PAGE_MASK;
  712. /* Map two pages whenever user tries to access addresses in two
  713. consecutive pages.
  714. */
  715. if (mem_page != ((start + size - 1) & PAGE_MASK))
  716. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  717. else
  718. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  719. if (mem_ptr == NULL)
  720. return -1;
  721. addr = mem_ptr;
  722. addr += start & (PAGE_SIZE - 1);
  723. write_lock_irqsave(&ha->hw_lock, flags);
  724. }
  725. switch (size) {
  726. case 1:
  727. writeb(*(u8 *)data, addr);
  728. break;
  729. case 2:
  730. writew(*(u16 *)data, addr);
  731. break;
  732. case 4:
  733. writel(*(u32 *)data, addr);
  734. break;
  735. case 8:
  736. writeq(*(u64 *)data, addr);
  737. break;
  738. default:
  739. ret = -1;
  740. break;
  741. }
  742. write_unlock_irqrestore(&ha->hw_lock, flags);
  743. if (mem_ptr)
  744. iounmap(mem_ptr);
  745. return ret;
  746. }
  747. #define MTU_FUDGE_FACTOR 100
  748. static unsigned long
  749. qla4_8xxx_decode_crb_addr(unsigned long addr)
  750. {
  751. int i;
  752. unsigned long base_addr, offset, pci_base;
  753. if (!qla4_8xxx_crb_table_initialized)
  754. qla4_8xxx_crb_addr_transform_setup();
  755. pci_base = ADDR_ERROR;
  756. base_addr = addr & 0xfff00000;
  757. offset = addr & 0x000fffff;
  758. for (i = 0; i < MAX_CRB_XFORM; i++) {
  759. if (crb_addr_xform[i] == base_addr) {
  760. pci_base = i << 20;
  761. break;
  762. }
  763. }
  764. if (pci_base == ADDR_ERROR)
  765. return pci_base;
  766. else
  767. return pci_base + offset;
  768. }
  769. static long rom_max_timeout = 100;
  770. static long qla4_8xxx_rom_lock_timeout = 100;
  771. static int
  772. qla4_8xxx_rom_lock(struct scsi_qla_host *ha)
  773. {
  774. int i;
  775. int done = 0, timeout = 0;
  776. while (!done) {
  777. /* acquire semaphore2 from PCI HW block */
  778. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  779. if (done == 1)
  780. break;
  781. if (timeout >= qla4_8xxx_rom_lock_timeout) {
  782. ql4_printk(KERN_WARNING, ha,
  783. "%s: Failed to acquire rom lock", __func__);
  784. return -1;
  785. }
  786. timeout++;
  787. /* Yield CPU */
  788. if (!in_interrupt())
  789. schedule();
  790. else {
  791. for (i = 0; i < 20; i++)
  792. cpu_relax(); /*This a nop instr on i386*/
  793. }
  794. }
  795. qla4_8xxx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  796. return 0;
  797. }
  798. static void
  799. qla4_8xxx_rom_unlock(struct scsi_qla_host *ha)
  800. {
  801. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  802. }
  803. static int
  804. qla4_8xxx_wait_rom_done(struct scsi_qla_host *ha)
  805. {
  806. long timeout = 0;
  807. long done = 0 ;
  808. while (done == 0) {
  809. done = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  810. done &= 2;
  811. timeout++;
  812. if (timeout >= rom_max_timeout) {
  813. printk("%s: Timeout reached waiting for rom done",
  814. DRIVER_NAME);
  815. return -1;
  816. }
  817. }
  818. return 0;
  819. }
  820. static int
  821. qla4_8xxx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  822. {
  823. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  824. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  825. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  826. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  827. if (qla4_8xxx_wait_rom_done(ha)) {
  828. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  829. return -1;
  830. }
  831. /* reset abyte_cnt and dummy_byte_cnt */
  832. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  833. udelay(10);
  834. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  835. *valp = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  836. return 0;
  837. }
  838. static int
  839. qla4_8xxx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  840. {
  841. int ret, loops = 0;
  842. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  843. udelay(100);
  844. loops++;
  845. }
  846. if (loops >= 50000) {
  847. printk("%s: qla4_8xxx_rom_lock failed\n", DRIVER_NAME);
  848. return -1;
  849. }
  850. ret = qla4_8xxx_do_rom_fast_read(ha, addr, valp);
  851. qla4_8xxx_rom_unlock(ha);
  852. return ret;
  853. }
  854. /**
  855. * This routine does CRB initialize sequence
  856. * to put the ISP into operational state
  857. **/
  858. static int
  859. qla4_8xxx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  860. {
  861. int addr, val;
  862. int i ;
  863. struct crb_addr_pair *buf;
  864. unsigned long off;
  865. unsigned offset, n;
  866. struct crb_addr_pair {
  867. long addr;
  868. long data;
  869. };
  870. /* Halt all the indiviual PEGs and other blocks of the ISP */
  871. qla4_8xxx_rom_lock(ha);
  872. /* disable all I2Q */
  873. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  874. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  875. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  876. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  877. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  878. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  879. /* disable all niu interrupts */
  880. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  881. /* disable xge rx/tx */
  882. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  883. /* disable xg1 rx/tx */
  884. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  885. /* disable sideband mac */
  886. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  887. /* disable ap0 mac */
  888. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  889. /* disable ap1 mac */
  890. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  891. /* halt sre */
  892. val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  893. qla4_8xxx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  894. /* halt epg */
  895. qla4_8xxx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  896. /* halt timers */
  897. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  898. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  899. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  900. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  901. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  902. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  903. /* halt pegs */
  904. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  905. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  906. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  907. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  908. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  909. msleep(5);
  910. /* big hammer */
  911. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  912. /* don't reset CAM block on reset */
  913. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  914. else
  915. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  916. /* reset ms */
  917. val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  918. val |= (1 << 1);
  919. qla4_8xxx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  920. msleep(20);
  921. /* unreset ms */
  922. val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  923. val &= ~(1 << 1);
  924. qla4_8xxx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  925. msleep(20);
  926. qla4_8xxx_rom_unlock(ha);
  927. /* Read the signature value from the flash.
  928. * Offset 0: Contain signature (0xcafecafe)
  929. * Offset 4: Offset and number of addr/value pairs
  930. * that present in CRB initialize sequence
  931. */
  932. if (qla4_8xxx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  933. qla4_8xxx_rom_fast_read(ha, 4, &n) != 0) {
  934. ql4_printk(KERN_WARNING, ha,
  935. "[ERROR] Reading crb_init area: n: %08x\n", n);
  936. return -1;
  937. }
  938. /* Offset in flash = lower 16 bits
  939. * Number of enteries = upper 16 bits
  940. */
  941. offset = n & 0xffffU;
  942. n = (n >> 16) & 0xffffU;
  943. /* number of addr/value pair should not exceed 1024 enteries */
  944. if (n >= 1024) {
  945. ql4_printk(KERN_WARNING, ha,
  946. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  947. DRIVER_NAME, __func__, n);
  948. return -1;
  949. }
  950. ql4_printk(KERN_INFO, ha,
  951. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  952. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  953. if (buf == NULL) {
  954. ql4_printk(KERN_WARNING, ha,
  955. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  956. return -1;
  957. }
  958. for (i = 0; i < n; i++) {
  959. if (qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  960. qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  961. 0) {
  962. kfree(buf);
  963. return -1;
  964. }
  965. buf[i].addr = addr;
  966. buf[i].data = val;
  967. }
  968. for (i = 0; i < n; i++) {
  969. /* Translate internal CRB initialization
  970. * address to PCI bus address
  971. */
  972. off = qla4_8xxx_decode_crb_addr((unsigned long)buf[i].addr) +
  973. QLA82XX_PCI_CRBSPACE;
  974. /* Not all CRB addr/value pair to be written,
  975. * some of them are skipped
  976. */
  977. /* skip if LS bit is set*/
  978. if (off & 0x1) {
  979. DEBUG2(ql4_printk(KERN_WARNING, ha,
  980. "Skip CRB init replay for offset = 0x%lx\n", off));
  981. continue;
  982. }
  983. /* skipping cold reboot MAGIC */
  984. if (off == QLA82XX_CAM_RAM(0x1fc))
  985. continue;
  986. /* do not reset PCI */
  987. if (off == (ROMUSB_GLB + 0xbc))
  988. continue;
  989. /* skip core clock, so that firmware can increase the clock */
  990. if (off == (ROMUSB_GLB + 0xc8))
  991. continue;
  992. /* skip the function enable register */
  993. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  994. continue;
  995. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  996. continue;
  997. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  998. continue;
  999. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1000. continue;
  1001. if (off == ADDR_ERROR) {
  1002. ql4_printk(KERN_WARNING, ha,
  1003. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1004. DRIVER_NAME, buf[i].addr);
  1005. continue;
  1006. }
  1007. qla4_8xxx_wr_32(ha, off, buf[i].data);
  1008. /* ISP requires much bigger delay to settle down,
  1009. * else crb_window returns 0xffffffff
  1010. */
  1011. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1012. msleep(1000);
  1013. /* ISP requires millisec delay between
  1014. * successive CRB register updation
  1015. */
  1016. msleep(1);
  1017. }
  1018. kfree(buf);
  1019. /* Resetting the data and instruction cache */
  1020. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1021. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1022. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1023. /* Clear all protocol processing engines */
  1024. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1025. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1026. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1027. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1028. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1029. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1030. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1031. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1032. return 0;
  1033. }
  1034. static int
  1035. qla4_8xxx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  1036. {
  1037. int i, rval = 0;
  1038. long size = 0;
  1039. long flashaddr, memaddr;
  1040. u64 data;
  1041. u32 high, low;
  1042. flashaddr = memaddr = ha->hw.flt_region_bootload;
  1043. size = (image_start - flashaddr) / 8;
  1044. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  1045. ha->host_no, __func__, flashaddr, image_start));
  1046. for (i = 0; i < size; i++) {
  1047. if ((qla4_8xxx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1048. (qla4_8xxx_rom_fast_read(ha, flashaddr + 4,
  1049. (int *)&high))) {
  1050. rval = -1;
  1051. goto exit_load_from_flash;
  1052. }
  1053. data = ((u64)high << 32) | low ;
  1054. rval = qla4_8xxx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1055. if (rval)
  1056. goto exit_load_from_flash;
  1057. flashaddr += 8;
  1058. memaddr += 8;
  1059. if (i % 0x1000 == 0)
  1060. msleep(1);
  1061. }
  1062. udelay(100);
  1063. read_lock(&ha->hw_lock);
  1064. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1065. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1066. read_unlock(&ha->hw_lock);
  1067. exit_load_from_flash:
  1068. return rval;
  1069. }
  1070. static int qla4_8xxx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1071. {
  1072. u32 rst;
  1073. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1074. if (qla4_8xxx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1075. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1076. __func__);
  1077. return QLA_ERROR;
  1078. }
  1079. udelay(500);
  1080. /* at this point, QM is in reset. This could be a problem if there are
  1081. * incoming d* transition queue messages. QM/PCIE could wedge.
  1082. * To get around this, QM is brought out of reset.
  1083. */
  1084. rst = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1085. /* unreset qm */
  1086. rst &= ~(1 << 28);
  1087. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1088. if (qla4_8xxx_load_from_flash(ha, image_start)) {
  1089. printk("%s: Error trying to load fw from flash!\n", __func__);
  1090. return QLA_ERROR;
  1091. }
  1092. return QLA_SUCCESS;
  1093. }
  1094. int
  1095. qla4_8xxx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1096. u64 off, void *data, int size)
  1097. {
  1098. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1099. int shift_amount;
  1100. uint32_t temp;
  1101. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1102. /*
  1103. * If not MN, go check for MS or invalid.
  1104. */
  1105. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1106. mem_crb = QLA82XX_CRB_QDR_NET;
  1107. else {
  1108. mem_crb = QLA82XX_CRB_DDR_NET;
  1109. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1110. return qla4_8xxx_pci_mem_read_direct(ha,
  1111. off, data, size);
  1112. }
  1113. off8 = off & 0xfffffff0;
  1114. off0[0] = off & 0xf;
  1115. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1116. shift_amount = 4;
  1117. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1118. off0[1] = 0;
  1119. sz[1] = size - sz[0];
  1120. for (i = 0; i < loop; i++) {
  1121. temp = off8 + (i << shift_amount);
  1122. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1123. temp = 0;
  1124. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1125. temp = MIU_TA_CTL_ENABLE;
  1126. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1127. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1128. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1129. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1130. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1131. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1132. break;
  1133. }
  1134. if (j >= MAX_CTL_CHECK) {
  1135. if (printk_ratelimit())
  1136. ql4_printk(KERN_ERR, ha,
  1137. "failed to read through agent\n");
  1138. break;
  1139. }
  1140. start = off0[i] >> 2;
  1141. end = (off0[i] + sz[i] - 1) >> 2;
  1142. for (k = start; k <= end; k++) {
  1143. temp = qla4_8xxx_rd_32(ha,
  1144. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1145. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1146. }
  1147. }
  1148. if (j >= MAX_CTL_CHECK)
  1149. return -1;
  1150. if ((off0[0] & 7) == 0) {
  1151. val = word[0];
  1152. } else {
  1153. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1154. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1155. }
  1156. switch (size) {
  1157. case 1:
  1158. *(uint8_t *)data = val;
  1159. break;
  1160. case 2:
  1161. *(uint16_t *)data = val;
  1162. break;
  1163. case 4:
  1164. *(uint32_t *)data = val;
  1165. break;
  1166. case 8:
  1167. *(uint64_t *)data = val;
  1168. break;
  1169. }
  1170. return 0;
  1171. }
  1172. int
  1173. qla4_8xxx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1174. u64 off, void *data, int size)
  1175. {
  1176. int i, j, ret = 0, loop, sz[2], off0;
  1177. int scale, shift_amount, startword;
  1178. uint32_t temp;
  1179. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1180. /*
  1181. * If not MN, go check for MS or invalid.
  1182. */
  1183. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1184. mem_crb = QLA82XX_CRB_QDR_NET;
  1185. else {
  1186. mem_crb = QLA82XX_CRB_DDR_NET;
  1187. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1188. return qla4_8xxx_pci_mem_write_direct(ha,
  1189. off, data, size);
  1190. }
  1191. off0 = off & 0x7;
  1192. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1193. sz[1] = size - sz[0];
  1194. off8 = off & 0xfffffff0;
  1195. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1196. shift_amount = 4;
  1197. scale = 2;
  1198. startword = (off & 0xf)/8;
  1199. for (i = 0; i < loop; i++) {
  1200. if (qla4_8xxx_pci_mem_read_2M(ha, off8 +
  1201. (i << shift_amount), &word[i * scale], 8))
  1202. return -1;
  1203. }
  1204. switch (size) {
  1205. case 1:
  1206. tmpw = *((uint8_t *)data);
  1207. break;
  1208. case 2:
  1209. tmpw = *((uint16_t *)data);
  1210. break;
  1211. case 4:
  1212. tmpw = *((uint32_t *)data);
  1213. break;
  1214. case 8:
  1215. default:
  1216. tmpw = *((uint64_t *)data);
  1217. break;
  1218. }
  1219. if (sz[0] == 8)
  1220. word[startword] = tmpw;
  1221. else {
  1222. word[startword] &=
  1223. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1224. word[startword] |= tmpw << (off0 * 8);
  1225. }
  1226. if (sz[1] != 0) {
  1227. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1228. word[startword+1] |= tmpw >> (sz[0] * 8);
  1229. }
  1230. for (i = 0; i < loop; i++) {
  1231. temp = off8 + (i << shift_amount);
  1232. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1233. temp = 0;
  1234. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1235. temp = word[i * scale] & 0xffffffff;
  1236. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1237. temp = (word[i * scale] >> 32) & 0xffffffff;
  1238. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1239. temp = word[i*scale + 1] & 0xffffffff;
  1240. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1241. temp);
  1242. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1243. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1244. temp);
  1245. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1246. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1247. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1248. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1249. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1250. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1251. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1252. break;
  1253. }
  1254. if (j >= MAX_CTL_CHECK) {
  1255. if (printk_ratelimit())
  1256. ql4_printk(KERN_ERR, ha,
  1257. "failed to write through agent\n");
  1258. ret = -1;
  1259. break;
  1260. }
  1261. }
  1262. return ret;
  1263. }
  1264. static int qla4_8xxx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1265. {
  1266. u32 val = 0;
  1267. int retries = 60;
  1268. if (!pegtune_val) {
  1269. do {
  1270. val = qla4_8xxx_rd_32(ha, CRB_CMDPEG_STATE);
  1271. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1272. (val == PHAN_INITIALIZE_ACK))
  1273. return 0;
  1274. set_current_state(TASK_UNINTERRUPTIBLE);
  1275. schedule_timeout(500);
  1276. } while (--retries);
  1277. if (!retries) {
  1278. pegtune_val = qla4_8xxx_rd_32(ha,
  1279. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1280. printk(KERN_WARNING "%s: init failed, "
  1281. "pegtune_val = %x\n", __func__, pegtune_val);
  1282. return -1;
  1283. }
  1284. }
  1285. return 0;
  1286. }
  1287. static int qla4_8xxx_rcvpeg_ready(struct scsi_qla_host *ha)
  1288. {
  1289. uint32_t state = 0;
  1290. int loops = 0;
  1291. /* Window 1 call */
  1292. read_lock(&ha->hw_lock);
  1293. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1294. read_unlock(&ha->hw_lock);
  1295. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1296. udelay(100);
  1297. /* Window 1 call */
  1298. read_lock(&ha->hw_lock);
  1299. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1300. read_unlock(&ha->hw_lock);
  1301. loops++;
  1302. }
  1303. if (loops >= 30000) {
  1304. DEBUG2(ql4_printk(KERN_INFO, ha,
  1305. "Receive Peg initialization not complete: 0x%x.\n", state));
  1306. return QLA_ERROR;
  1307. }
  1308. return QLA_SUCCESS;
  1309. }
  1310. void
  1311. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1312. {
  1313. uint32_t drv_active;
  1314. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1315. drv_active |= (1 << (ha->func_num * 4));
  1316. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1317. }
  1318. void
  1319. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1320. {
  1321. uint32_t drv_active;
  1322. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1323. drv_active &= ~(1 << (ha->func_num * 4));
  1324. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1325. }
  1326. static inline int
  1327. qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1328. {
  1329. uint32_t drv_state, drv_active;
  1330. int rval;
  1331. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1332. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1333. rval = drv_state & (1 << (ha->func_num * 4));
  1334. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1335. rval = 1;
  1336. return rval;
  1337. }
  1338. static inline void
  1339. qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1340. {
  1341. uint32_t drv_state;
  1342. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1343. drv_state |= (1 << (ha->func_num * 4));
  1344. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1345. }
  1346. static inline void
  1347. qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1348. {
  1349. uint32_t drv_state;
  1350. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1351. drv_state &= ~(1 << (ha->func_num * 4));
  1352. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1353. }
  1354. static inline void
  1355. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1356. {
  1357. uint32_t qsnt_state;
  1358. qsnt_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1359. qsnt_state |= (2 << (ha->func_num * 4));
  1360. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  1361. }
  1362. static int
  1363. qla4_8xxx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1364. {
  1365. int pcie_cap;
  1366. uint16_t lnk;
  1367. /* scrub dma mask expansion register */
  1368. qla4_8xxx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1369. /* Overwrite stale initialization register values */
  1370. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1371. qla4_8xxx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1372. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1373. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1374. if (qla4_8xxx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1375. printk("%s: Error trying to start fw!\n", __func__);
  1376. return QLA_ERROR;
  1377. }
  1378. /* Handshake with the card before we register the devices. */
  1379. if (qla4_8xxx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1380. printk("%s: Error during card handshake!\n", __func__);
  1381. return QLA_ERROR;
  1382. }
  1383. /* Negotiated Link width */
  1384. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1385. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  1386. ha->link_width = (lnk >> 4) & 0x3f;
  1387. /* Synchronize with Receive peg */
  1388. return qla4_8xxx_rcvpeg_ready(ha);
  1389. }
  1390. static int
  1391. qla4_8xxx_try_start_fw(struct scsi_qla_host *ha)
  1392. {
  1393. int rval = QLA_ERROR;
  1394. /*
  1395. * FW Load priority:
  1396. * 1) Operational firmware residing in flash.
  1397. * 2) Fail
  1398. */
  1399. ql4_printk(KERN_INFO, ha,
  1400. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1401. rval = qla4_8xxx_get_flash_info(ha);
  1402. if (rval != QLA_SUCCESS)
  1403. return rval;
  1404. ql4_printk(KERN_INFO, ha,
  1405. "FW: Attempting to load firmware from flash...\n");
  1406. rval = qla4_8xxx_start_firmware(ha, ha->hw.flt_region_fw);
  1407. if (rval != QLA_SUCCESS) {
  1408. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
  1409. " FAILED...\n");
  1410. return rval;
  1411. }
  1412. return rval;
  1413. }
  1414. static void qla4_8xxx_rom_lock_recovery(struct scsi_qla_host *ha)
  1415. {
  1416. if (qla4_8xxx_rom_lock(ha)) {
  1417. /* Someone else is holding the lock. */
  1418. dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
  1419. }
  1420. /*
  1421. * Either we got the lock, or someone
  1422. * else died while holding it.
  1423. * In either case, unlock.
  1424. */
  1425. qla4_8xxx_rom_unlock(ha);
  1426. }
  1427. /**
  1428. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  1429. * @ha: pointer to adapter structure
  1430. *
  1431. * Note: IDC lock must be held upon entry
  1432. **/
  1433. static int
  1434. qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  1435. {
  1436. int rval = QLA_ERROR;
  1437. int i, timeout;
  1438. uint32_t old_count, count;
  1439. int need_reset = 0, peg_stuck = 1;
  1440. need_reset = qla4_8xxx_need_reset(ha);
  1441. old_count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1442. for (i = 0; i < 10; i++) {
  1443. timeout = msleep_interruptible(200);
  1444. if (timeout) {
  1445. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1446. QLA82XX_DEV_FAILED);
  1447. return rval;
  1448. }
  1449. count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1450. if (count != old_count)
  1451. peg_stuck = 0;
  1452. }
  1453. if (need_reset) {
  1454. /* We are trying to perform a recovery here. */
  1455. if (peg_stuck)
  1456. qla4_8xxx_rom_lock_recovery(ha);
  1457. goto dev_initialize;
  1458. } else {
  1459. /* Start of day for this ha context. */
  1460. if (peg_stuck) {
  1461. /* Either we are the first or recovery in progress. */
  1462. qla4_8xxx_rom_lock_recovery(ha);
  1463. goto dev_initialize;
  1464. } else {
  1465. /* Firmware already running. */
  1466. rval = QLA_SUCCESS;
  1467. goto dev_ready;
  1468. }
  1469. }
  1470. dev_initialize:
  1471. /* set to DEV_INITIALIZING */
  1472. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  1473. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  1474. /* Driver that sets device state to initializating sets IDC version */
  1475. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  1476. qla4_8xxx_idc_unlock(ha);
  1477. rval = qla4_8xxx_try_start_fw(ha);
  1478. qla4_8xxx_idc_lock(ha);
  1479. if (rval != QLA_SUCCESS) {
  1480. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  1481. qla4_8xxx_clear_drv_active(ha);
  1482. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  1483. return rval;
  1484. }
  1485. dev_ready:
  1486. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  1487. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  1488. return rval;
  1489. }
  1490. /**
  1491. * qla4_8xxx_need_reset_handler - Code to start reset sequence
  1492. * @ha: pointer to adapter structure
  1493. *
  1494. * Note: IDC lock must be held upon entry
  1495. **/
  1496. static void
  1497. qla4_8xxx_need_reset_handler(struct scsi_qla_host *ha)
  1498. {
  1499. uint32_t dev_state, drv_state, drv_active;
  1500. unsigned long reset_timeout;
  1501. ql4_printk(KERN_INFO, ha,
  1502. "Performing ISP error recovery\n");
  1503. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  1504. qla4_8xxx_idc_unlock(ha);
  1505. ha->isp_ops->disable_intrs(ha);
  1506. qla4_8xxx_idc_lock(ha);
  1507. }
  1508. qla4_8xxx_set_rst_ready(ha);
  1509. /* wait for 10 seconds for reset ack from all functions */
  1510. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  1511. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1512. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1513. ql4_printk(KERN_INFO, ha,
  1514. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  1515. __func__, ha->host_no, drv_state, drv_active);
  1516. while (drv_state != drv_active) {
  1517. if (time_after_eq(jiffies, reset_timeout)) {
  1518. printk("%s: RESET TIMEOUT!\n", DRIVER_NAME);
  1519. break;
  1520. }
  1521. qla4_8xxx_idc_unlock(ha);
  1522. msleep(1000);
  1523. qla4_8xxx_idc_lock(ha);
  1524. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1525. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1526. }
  1527. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1528. ql4_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  1529. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1530. /* Force to DEV_COLD unless someone else is starting a reset */
  1531. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  1532. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  1533. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  1534. }
  1535. }
  1536. /**
  1537. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  1538. * @ha: pointer to adapter structure
  1539. **/
  1540. void
  1541. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  1542. {
  1543. qla4_8xxx_idc_lock(ha);
  1544. qla4_8xxx_set_qsnt_ready(ha);
  1545. qla4_8xxx_idc_unlock(ha);
  1546. }
  1547. /**
  1548. * qla4_8xxx_device_state_handler - Adapter state machine
  1549. * @ha: pointer to host adapter structure.
  1550. *
  1551. * Note: IDC lock must be UNLOCKED upon entry
  1552. **/
  1553. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  1554. {
  1555. uint32_t dev_state;
  1556. int rval = QLA_SUCCESS;
  1557. unsigned long dev_init_timeout;
  1558. if (!test_bit(AF_INIT_DONE, &ha->flags))
  1559. qla4_8xxx_set_drv_active(ha);
  1560. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1561. ql4_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  1562. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1563. /* wait for 30 seconds for device to go ready */
  1564. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  1565. while (1) {
  1566. qla4_8xxx_idc_lock(ha);
  1567. if (time_after_eq(jiffies, dev_init_timeout)) {
  1568. ql4_printk(KERN_WARNING, ha, "Device init failed!\n");
  1569. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1570. QLA82XX_DEV_FAILED);
  1571. }
  1572. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1573. ql4_printk(KERN_INFO, ha,
  1574. "2:Device state is 0x%x = %s\n", dev_state,
  1575. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1576. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1577. switch (dev_state) {
  1578. case QLA82XX_DEV_READY:
  1579. qla4_8xxx_idc_unlock(ha);
  1580. goto exit;
  1581. case QLA82XX_DEV_COLD:
  1582. rval = qla4_8xxx_device_bootstrap(ha);
  1583. qla4_8xxx_idc_unlock(ha);
  1584. goto exit;
  1585. case QLA82XX_DEV_INITIALIZING:
  1586. qla4_8xxx_idc_unlock(ha);
  1587. msleep(1000);
  1588. break;
  1589. case QLA82XX_DEV_NEED_RESET:
  1590. if (!ql4xdontresethba) {
  1591. qla4_8xxx_need_reset_handler(ha);
  1592. /* Update timeout value after need
  1593. * reset handler */
  1594. dev_init_timeout = jiffies +
  1595. (ha->nx_dev_init_timeout * HZ);
  1596. }
  1597. qla4_8xxx_idc_unlock(ha);
  1598. break;
  1599. case QLA82XX_DEV_NEED_QUIESCENT:
  1600. qla4_8xxx_idc_unlock(ha);
  1601. /* idc locked/unlocked in handler */
  1602. qla4_8xxx_need_qsnt_handler(ha);
  1603. qla4_8xxx_idc_lock(ha);
  1604. /* fall thru needs idc_locked */
  1605. case QLA82XX_DEV_QUIESCENT:
  1606. qla4_8xxx_idc_unlock(ha);
  1607. msleep(1000);
  1608. break;
  1609. case QLA82XX_DEV_FAILED:
  1610. qla4_8xxx_idc_unlock(ha);
  1611. qla4xxx_dead_adapter_cleanup(ha);
  1612. rval = QLA_ERROR;
  1613. goto exit;
  1614. default:
  1615. qla4_8xxx_idc_unlock(ha);
  1616. qla4xxx_dead_adapter_cleanup(ha);
  1617. rval = QLA_ERROR;
  1618. goto exit;
  1619. }
  1620. }
  1621. exit:
  1622. return rval;
  1623. }
  1624. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  1625. {
  1626. int retval;
  1627. retval = qla4_8xxx_device_state_handler(ha);
  1628. if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags))
  1629. retval = qla4xxx_request_irqs(ha);
  1630. return retval;
  1631. }
  1632. /*****************************************************************************/
  1633. /* Flash Manipulation Routines */
  1634. /*****************************************************************************/
  1635. #define OPTROM_BURST_SIZE 0x1000
  1636. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  1637. #define FARX_DATA_FLAG BIT_31
  1638. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  1639. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  1640. static inline uint32_t
  1641. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1642. {
  1643. return hw->flash_conf_off | faddr;
  1644. }
  1645. static inline uint32_t
  1646. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1647. {
  1648. return hw->flash_data_off | faddr;
  1649. }
  1650. static uint32_t *
  1651. qla4_8xxx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  1652. uint32_t faddr, uint32_t length)
  1653. {
  1654. uint32_t i;
  1655. uint32_t val;
  1656. int loops = 0;
  1657. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  1658. udelay(100);
  1659. cond_resched();
  1660. loops++;
  1661. }
  1662. if (loops >= 50000) {
  1663. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  1664. return dwptr;
  1665. }
  1666. /* Dword reads to flash. */
  1667. for (i = 0; i < length/4; i++, faddr += 4) {
  1668. if (qla4_8xxx_do_rom_fast_read(ha, faddr, &val)) {
  1669. ql4_printk(KERN_WARNING, ha,
  1670. "Do ROM fast read failed\n");
  1671. goto done_read;
  1672. }
  1673. dwptr[i] = __constant_cpu_to_le32(val);
  1674. }
  1675. done_read:
  1676. qla4_8xxx_rom_unlock(ha);
  1677. return dwptr;
  1678. }
  1679. /**
  1680. * Address and length are byte address
  1681. **/
  1682. static uint8_t *
  1683. qla4_8xxx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  1684. uint32_t offset, uint32_t length)
  1685. {
  1686. qla4_8xxx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  1687. return buf;
  1688. }
  1689. static int
  1690. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  1691. {
  1692. const char *loc, *locations[] = { "DEF", "PCI" };
  1693. /*
  1694. * FLT-location structure resides after the last PCI region.
  1695. */
  1696. /* Begin with sane defaults. */
  1697. loc = locations[0];
  1698. *start = FA_FLASH_LAYOUT_ADDR_82;
  1699. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  1700. return QLA_SUCCESS;
  1701. }
  1702. static void
  1703. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  1704. {
  1705. const char *loc, *locations[] = { "DEF", "FLT" };
  1706. uint16_t *wptr;
  1707. uint16_t cnt, chksum;
  1708. uint32_t start;
  1709. struct qla_flt_header *flt;
  1710. struct qla_flt_region *region;
  1711. struct ql82xx_hw_data *hw = &ha->hw;
  1712. hw->flt_region_flt = flt_addr;
  1713. wptr = (uint16_t *)ha->request_ring;
  1714. flt = (struct qla_flt_header *)ha->request_ring;
  1715. region = (struct qla_flt_region *)&flt[1];
  1716. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1717. flt_addr << 2, OPTROM_BURST_SIZE);
  1718. if (*wptr == __constant_cpu_to_le16(0xffff))
  1719. goto no_flash_data;
  1720. if (flt->version != __constant_cpu_to_le16(1)) {
  1721. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  1722. "version=0x%x length=0x%x checksum=0x%x.\n",
  1723. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1724. le16_to_cpu(flt->checksum)));
  1725. goto no_flash_data;
  1726. }
  1727. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  1728. for (chksum = 0; cnt; cnt--)
  1729. chksum += le16_to_cpu(*wptr++);
  1730. if (chksum) {
  1731. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  1732. "version=0x%x length=0x%x checksum=0x%x.\n",
  1733. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1734. chksum));
  1735. goto no_flash_data;
  1736. }
  1737. loc = locations[1];
  1738. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  1739. for ( ; cnt; cnt--, region++) {
  1740. /* Store addresses as DWORD offsets. */
  1741. start = le32_to_cpu(region->start) >> 2;
  1742. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  1743. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  1744. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  1745. switch (le32_to_cpu(region->code) & 0xff) {
  1746. case FLT_REG_FDT:
  1747. hw->flt_region_fdt = start;
  1748. break;
  1749. case FLT_REG_BOOT_CODE_82:
  1750. hw->flt_region_boot = start;
  1751. break;
  1752. case FLT_REG_FW_82:
  1753. hw->flt_region_fw = start;
  1754. break;
  1755. case FLT_REG_BOOTLOAD_82:
  1756. hw->flt_region_bootload = start;
  1757. break;
  1758. }
  1759. }
  1760. goto done;
  1761. no_flash_data:
  1762. /* Use hardcoded defaults. */
  1763. loc = locations[0];
  1764. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  1765. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  1766. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  1767. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  1768. done:
  1769. DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
  1770. "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
  1771. hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload,
  1772. hw->flt_region_fw));
  1773. }
  1774. static void
  1775. qla4_8xxx_get_fdt_info(struct scsi_qla_host *ha)
  1776. {
  1777. #define FLASH_BLK_SIZE_4K 0x1000
  1778. #define FLASH_BLK_SIZE_32K 0x8000
  1779. #define FLASH_BLK_SIZE_64K 0x10000
  1780. const char *loc, *locations[] = { "MID", "FDT" };
  1781. uint16_t cnt, chksum;
  1782. uint16_t *wptr;
  1783. struct qla_fdt_layout *fdt;
  1784. uint16_t mid = 0;
  1785. uint16_t fid = 0;
  1786. struct ql82xx_hw_data *hw = &ha->hw;
  1787. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  1788. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  1789. wptr = (uint16_t *)ha->request_ring;
  1790. fdt = (struct qla_fdt_layout *)ha->request_ring;
  1791. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1792. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  1793. if (*wptr == __constant_cpu_to_le16(0xffff))
  1794. goto no_flash_data;
  1795. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  1796. fdt->sig[3] != 'D')
  1797. goto no_flash_data;
  1798. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  1799. cnt++)
  1800. chksum += le16_to_cpu(*wptr++);
  1801. if (chksum) {
  1802. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  1803. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  1804. le16_to_cpu(fdt->version)));
  1805. goto no_flash_data;
  1806. }
  1807. loc = locations[1];
  1808. mid = le16_to_cpu(fdt->man_id);
  1809. fid = le16_to_cpu(fdt->id);
  1810. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  1811. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  1812. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  1813. if (fdt->unprotect_sec_cmd) {
  1814. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  1815. fdt->unprotect_sec_cmd);
  1816. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  1817. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  1818. flash_conf_addr(hw, 0x0336);
  1819. }
  1820. goto done;
  1821. no_flash_data:
  1822. loc = locations[0];
  1823. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  1824. done:
  1825. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  1826. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  1827. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  1828. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  1829. hw->fdt_block_size));
  1830. }
  1831. static void
  1832. qla4_8xxx_get_idc_param(struct scsi_qla_host *ha)
  1833. {
  1834. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  1835. uint32_t *wptr;
  1836. if (!is_qla8022(ha))
  1837. return;
  1838. wptr = (uint32_t *)ha->request_ring;
  1839. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1840. QLA82XX_IDC_PARAM_ADDR , 8);
  1841. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  1842. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  1843. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  1844. } else {
  1845. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  1846. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  1847. }
  1848. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1849. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  1850. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1851. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  1852. return;
  1853. }
  1854. int
  1855. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  1856. {
  1857. int ret;
  1858. uint32_t flt_addr;
  1859. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  1860. if (ret != QLA_SUCCESS)
  1861. return ret;
  1862. qla4_8xxx_get_flt_info(ha, flt_addr);
  1863. qla4_8xxx_get_fdt_info(ha);
  1864. qla4_8xxx_get_idc_param(ha);
  1865. return QLA_SUCCESS;
  1866. }
  1867. /**
  1868. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  1869. * @ha: pointer to host adapter structure.
  1870. *
  1871. * Remarks:
  1872. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  1873. * not be available after successful return. Driver must cleanup potential
  1874. * outstanding I/O's after calling this funcion.
  1875. **/
  1876. int
  1877. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  1878. {
  1879. int status;
  1880. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1881. uint32_t mbox_sts[MBOX_REG_COUNT];
  1882. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1883. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1884. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  1885. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  1886. &mbox_cmd[0], &mbox_sts[0]);
  1887. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  1888. __func__, status));
  1889. return status;
  1890. }
  1891. /**
  1892. * qla4_8xxx_isp_reset - Resets ISP and aborts all outstanding commands.
  1893. * @ha: pointer to host adapter structure.
  1894. **/
  1895. int
  1896. qla4_8xxx_isp_reset(struct scsi_qla_host *ha)
  1897. {
  1898. int rval;
  1899. uint32_t dev_state;
  1900. qla4_8xxx_idc_lock(ha);
  1901. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1902. if (dev_state == QLA82XX_DEV_READY) {
  1903. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  1904. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1905. QLA82XX_DEV_NEED_RESET);
  1906. } else
  1907. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  1908. qla4_8xxx_idc_unlock(ha);
  1909. rval = qla4_8xxx_device_state_handler(ha);
  1910. qla4_8xxx_idc_lock(ha);
  1911. qla4_8xxx_clear_rst_ready(ha);
  1912. qla4_8xxx_idc_unlock(ha);
  1913. if (rval == QLA_SUCCESS)
  1914. clear_bit(AF_FW_RECOVERY, &ha->flags);
  1915. return rval;
  1916. }
  1917. /**
  1918. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  1919. * @ha: pointer to host adapter structure.
  1920. *
  1921. **/
  1922. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  1923. {
  1924. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1925. uint32_t mbox_sts[MBOX_REG_COUNT];
  1926. struct mbx_sys_info *sys_info;
  1927. dma_addr_t sys_info_dma;
  1928. int status = QLA_ERROR;
  1929. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  1930. &sys_info_dma, GFP_KERNEL);
  1931. if (sys_info == NULL) {
  1932. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  1933. ha->host_no, __func__));
  1934. return status;
  1935. }
  1936. memset(sys_info, 0, sizeof(*sys_info));
  1937. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1938. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1939. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  1940. mbox_cmd[1] = LSDW(sys_info_dma);
  1941. mbox_cmd[2] = MSDW(sys_info_dma);
  1942. mbox_cmd[4] = sizeof(*sys_info);
  1943. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  1944. &mbox_sts[0]) != QLA_SUCCESS) {
  1945. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  1946. ha->host_no, __func__));
  1947. goto exit_validate_mac82;
  1948. }
  1949. /* Make sure we receive the minimum required data to cache internally */
  1950. if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
  1951. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  1952. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  1953. goto exit_validate_mac82;
  1954. }
  1955. /* Save M.A.C. address & serial_number */
  1956. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  1957. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  1958. memcpy(ha->serial_number, &sys_info->serial_number,
  1959. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  1960. DEBUG2(printk("scsi%ld: %s: "
  1961. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  1962. "serial %s\n", ha->host_no, __func__,
  1963. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  1964. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  1965. ha->serial_number));
  1966. status = QLA_SUCCESS;
  1967. exit_validate_mac82:
  1968. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  1969. sys_info_dma);
  1970. return status;
  1971. }
  1972. /* Interrupt handling helpers. */
  1973. static int
  1974. qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
  1975. {
  1976. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1977. uint32_t mbox_sts[MBOX_REG_COUNT];
  1978. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1979. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1980. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1981. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1982. mbox_cmd[1] = INTR_ENABLE;
  1983. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  1984. &mbox_sts[0]) != QLA_SUCCESS) {
  1985. DEBUG2(ql4_printk(KERN_INFO, ha,
  1986. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  1987. __func__, mbox_sts[0]));
  1988. return QLA_ERROR;
  1989. }
  1990. return QLA_SUCCESS;
  1991. }
  1992. static int
  1993. qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
  1994. {
  1995. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1996. uint32_t mbox_sts[MBOX_REG_COUNT];
  1997. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1998. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1999. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2000. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  2001. mbox_cmd[1] = INTR_DISABLE;
  2002. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  2003. &mbox_sts[0]) != QLA_SUCCESS) {
  2004. DEBUG2(ql4_printk(KERN_INFO, ha,
  2005. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  2006. __func__, mbox_sts[0]));
  2007. return QLA_ERROR;
  2008. }
  2009. return QLA_SUCCESS;
  2010. }
  2011. void
  2012. qla4_8xxx_enable_intrs(struct scsi_qla_host *ha)
  2013. {
  2014. qla4_8xxx_mbx_intr_enable(ha);
  2015. spin_lock_irq(&ha->hardware_lock);
  2016. /* BIT 10 - reset */
  2017. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2018. spin_unlock_irq(&ha->hardware_lock);
  2019. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  2020. }
  2021. void
  2022. qla4_8xxx_disable_intrs(struct scsi_qla_host *ha)
  2023. {
  2024. if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
  2025. qla4_8xxx_mbx_intr_disable(ha);
  2026. spin_lock_irq(&ha->hardware_lock);
  2027. /* BIT 10 - set */
  2028. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2029. spin_unlock_irq(&ha->hardware_lock);
  2030. }
  2031. struct ql4_init_msix_entry {
  2032. uint16_t entry;
  2033. uint16_t index;
  2034. const char *name;
  2035. irq_handler_t handler;
  2036. };
  2037. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  2038. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  2039. "qla4xxx (default)",
  2040. (irq_handler_t)qla4_8xxx_default_intr_handler },
  2041. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  2042. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  2043. };
  2044. void
  2045. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  2046. {
  2047. int i;
  2048. struct ql4_msix_entry *qentry;
  2049. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2050. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2051. if (qentry->have_irq) {
  2052. free_irq(qentry->msix_vector, ha);
  2053. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2054. __func__, qla4_8xxx_msix_entries[i].name));
  2055. }
  2056. }
  2057. pci_disable_msix(ha->pdev);
  2058. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  2059. }
  2060. int
  2061. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  2062. {
  2063. int i, ret;
  2064. struct msix_entry entries[QLA_MSIX_ENTRIES];
  2065. struct ql4_msix_entry *qentry;
  2066. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  2067. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  2068. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  2069. if (ret) {
  2070. ql4_printk(KERN_WARNING, ha,
  2071. "MSI-X: Failed to enable support -- %d/%d\n",
  2072. QLA_MSIX_ENTRIES, ret);
  2073. goto msix_out;
  2074. }
  2075. set_bit(AF_MSIX_ENABLED, &ha->flags);
  2076. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2077. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2078. qentry->msix_vector = entries[i].vector;
  2079. qentry->msix_entry = entries[i].entry;
  2080. qentry->have_irq = 0;
  2081. ret = request_irq(qentry->msix_vector,
  2082. qla4_8xxx_msix_entries[i].handler, 0,
  2083. qla4_8xxx_msix_entries[i].name, ha);
  2084. if (ret) {
  2085. ql4_printk(KERN_WARNING, ha,
  2086. "MSI-X: Unable to register handler -- %x/%d.\n",
  2087. qla4_8xxx_msix_entries[i].index, ret);
  2088. qla4_8xxx_disable_msix(ha);
  2089. goto msix_out;
  2090. }
  2091. qentry->have_irq = 1;
  2092. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2093. __func__, qla4_8xxx_msix_entries[i].name));
  2094. }
  2095. msix_out:
  2096. return ret;
  2097. }