qla_nx.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <scsi/scsi_tcq.h>
  11. #define MASK(n) ((1ULL<<(n))-1)
  12. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  13. ((addr >> 25) & 0x3ff))
  14. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define MS_WIN(addr) (addr & 0x0ffc0000)
  17. #define QLA82XX_PCI_MN_2M (0)
  18. #define QLA82XX_PCI_MS_2M (0x80000)
  19. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  20. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  21. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  22. #define BLOCK_PROTECT_BITS 0x0F
  23. /* CRB window related */
  24. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  25. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  26. #define CRB_WINDOW_2M (0x130060)
  27. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  28. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  29. ((off) & 0xf0000))
  30. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  31. #define CRB_INDIRECT_2M (0x1e0000UL)
  32. #define MAX_CRB_XFORM 60
  33. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  34. int qla82xx_crb_table_initialized;
  35. #define qla82xx_crb_addr_transform(name) \
  36. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  37. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  38. static void qla82xx_crb_addr_transform_setup(void)
  39. {
  40. qla82xx_crb_addr_transform(XDMA);
  41. qla82xx_crb_addr_transform(TIMR);
  42. qla82xx_crb_addr_transform(SRE);
  43. qla82xx_crb_addr_transform(SQN3);
  44. qla82xx_crb_addr_transform(SQN2);
  45. qla82xx_crb_addr_transform(SQN1);
  46. qla82xx_crb_addr_transform(SQN0);
  47. qla82xx_crb_addr_transform(SQS3);
  48. qla82xx_crb_addr_transform(SQS2);
  49. qla82xx_crb_addr_transform(SQS1);
  50. qla82xx_crb_addr_transform(SQS0);
  51. qla82xx_crb_addr_transform(RPMX7);
  52. qla82xx_crb_addr_transform(RPMX6);
  53. qla82xx_crb_addr_transform(RPMX5);
  54. qla82xx_crb_addr_transform(RPMX4);
  55. qla82xx_crb_addr_transform(RPMX3);
  56. qla82xx_crb_addr_transform(RPMX2);
  57. qla82xx_crb_addr_transform(RPMX1);
  58. qla82xx_crb_addr_transform(RPMX0);
  59. qla82xx_crb_addr_transform(ROMUSB);
  60. qla82xx_crb_addr_transform(SN);
  61. qla82xx_crb_addr_transform(QMN);
  62. qla82xx_crb_addr_transform(QMS);
  63. qla82xx_crb_addr_transform(PGNI);
  64. qla82xx_crb_addr_transform(PGND);
  65. qla82xx_crb_addr_transform(PGN3);
  66. qla82xx_crb_addr_transform(PGN2);
  67. qla82xx_crb_addr_transform(PGN1);
  68. qla82xx_crb_addr_transform(PGN0);
  69. qla82xx_crb_addr_transform(PGSI);
  70. qla82xx_crb_addr_transform(PGSD);
  71. qla82xx_crb_addr_transform(PGS3);
  72. qla82xx_crb_addr_transform(PGS2);
  73. qla82xx_crb_addr_transform(PGS1);
  74. qla82xx_crb_addr_transform(PGS0);
  75. qla82xx_crb_addr_transform(PS);
  76. qla82xx_crb_addr_transform(PH);
  77. qla82xx_crb_addr_transform(NIU);
  78. qla82xx_crb_addr_transform(I2Q);
  79. qla82xx_crb_addr_transform(EG);
  80. qla82xx_crb_addr_transform(MN);
  81. qla82xx_crb_addr_transform(MS);
  82. qla82xx_crb_addr_transform(CAS2);
  83. qla82xx_crb_addr_transform(CAS1);
  84. qla82xx_crb_addr_transform(CAS0);
  85. qla82xx_crb_addr_transform(CAM);
  86. qla82xx_crb_addr_transform(C2C1);
  87. qla82xx_crb_addr_transform(C2C0);
  88. qla82xx_crb_addr_transform(SMB);
  89. qla82xx_crb_addr_transform(OCM0);
  90. /*
  91. * Used only in P3 just define it for P2 also.
  92. */
  93. qla82xx_crb_addr_transform(I2C0);
  94. qla82xx_crb_table_initialized = 1;
  95. }
  96. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  97. {{{0, 0, 0, 0} } },
  98. {{{1, 0x0100000, 0x0102000, 0x120000},
  99. {1, 0x0110000, 0x0120000, 0x130000},
  100. {1, 0x0120000, 0x0122000, 0x124000},
  101. {1, 0x0130000, 0x0132000, 0x126000},
  102. {1, 0x0140000, 0x0142000, 0x128000},
  103. {1, 0x0150000, 0x0152000, 0x12a000},
  104. {1, 0x0160000, 0x0170000, 0x110000},
  105. {1, 0x0170000, 0x0172000, 0x12e000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {1, 0x01e0000, 0x01e0800, 0x122000},
  113. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  114. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  115. {{{0, 0, 0, 0} } },
  116. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  117. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  118. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  119. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  120. {{{1, 0x0800000, 0x0802000, 0x170000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  136. {{{1, 0x0900000, 0x0902000, 0x174000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  152. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  168. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  184. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  185. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  186. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  187. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  188. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  189. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  190. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  191. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  192. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  193. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  194. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  202. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  203. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  204. {{{0} } },
  205. {{{1, 0x2100000, 0x2102000, 0x120000},
  206. {1, 0x2110000, 0x2120000, 0x130000},
  207. {1, 0x2120000, 0x2122000, 0x124000},
  208. {1, 0x2130000, 0x2132000, 0x126000},
  209. {1, 0x2140000, 0x2142000, 0x128000},
  210. {1, 0x2150000, 0x2152000, 0x12a000},
  211. {1, 0x2160000, 0x2170000, 0x110000},
  212. {1, 0x2170000, 0x2172000, 0x12e000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000} } },
  221. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  228. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  229. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  230. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  231. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  232. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  233. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  234. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  235. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  236. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  237. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  238. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  239. {{{0} } },
  240. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  241. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  242. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  243. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  244. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  245. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  246. {{{0} } },
  247. {{{0} } },
  248. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  249. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  250. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  251. };
  252. /*
  253. * top 12 bits of crb internal address (hub, agent)
  254. */
  255. unsigned qla82xx_crb_hub_agt[64] = {
  256. 0,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  260. 0,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  283. 0,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  286. 0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  308. 0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  313. 0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  317. 0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  319. 0,
  320. };
  321. /* Device states */
  322. char *qdev_state[] = {
  323. "Unknown",
  324. "Cold",
  325. "Initializing",
  326. "Ready",
  327. "Need Reset",
  328. "Need Quiescent",
  329. "Failed",
  330. "Quiescent",
  331. };
  332. /*
  333. * In: 'off' is offset from CRB space in 128M pci map
  334. * Out: 'off' is 2M pci map addr
  335. * side effect: lock crb window
  336. */
  337. static void
  338. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  339. {
  340. u32 win_read;
  341. ha->crb_win = CRB_HI(*off);
  342. writel(ha->crb_win,
  343. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  344. /* Read back value to make sure write has gone through before trying
  345. * to use it.
  346. */
  347. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  348. if (win_read != ha->crb_win) {
  349. DEBUG2(qla_printk(KERN_INFO, ha,
  350. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  351. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  352. }
  353. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  354. }
  355. static inline unsigned long
  356. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  357. {
  358. /* See if we are currently pointing to the region we want to use next */
  359. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  360. /* No need to change window. PCIX and PCIEregs are in both
  361. * regs are in both windows.
  362. */
  363. return off;
  364. }
  365. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  366. /* We are in first CRB window */
  367. if (ha->curr_window != 0)
  368. WARN_ON(1);
  369. return off;
  370. }
  371. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  372. /* We are in second CRB window */
  373. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  374. if (ha->curr_window != 1)
  375. return off;
  376. /* We are in the QM or direct access
  377. * register region - do nothing
  378. */
  379. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  380. (off < QLA82XX_PCI_CAMQM_MAX))
  381. return off;
  382. }
  383. /* strange address given */
  384. qla_printk(KERN_WARNING, ha,
  385. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  386. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  387. return off;
  388. }
  389. static int
  390. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  391. {
  392. struct crb_128M_2M_sub_block_map *m;
  393. if (*off >= QLA82XX_CRB_MAX)
  394. return -1;
  395. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  396. *off = (*off - QLA82XX_PCI_CAMQM) +
  397. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  398. return 0;
  399. }
  400. if (*off < QLA82XX_PCI_CRBSPACE)
  401. return -1;
  402. *off -= QLA82XX_PCI_CRBSPACE;
  403. /* Try direct map */
  404. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  405. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  406. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  407. return 0;
  408. }
  409. /* Not in direct map, use crb window */
  410. return 1;
  411. }
  412. #define CRB_WIN_LOCK_TIMEOUT 100000000
  413. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  414. {
  415. int done = 0, timeout = 0;
  416. while (!done) {
  417. /* acquire semaphore3 from PCI HW block */
  418. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  419. if (done == 1)
  420. break;
  421. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  422. return -1;
  423. timeout++;
  424. }
  425. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  426. return 0;
  427. }
  428. int
  429. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  430. {
  431. unsigned long flags = 0;
  432. int rv;
  433. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  434. BUG_ON(rv == -1);
  435. if (rv == 1) {
  436. write_lock_irqsave(&ha->hw_lock, flags);
  437. qla82xx_crb_win_lock(ha);
  438. qla82xx_pci_set_crbwindow_2M(ha, &off);
  439. }
  440. writel(data, (void __iomem *)off);
  441. if (rv == 1) {
  442. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  443. write_unlock_irqrestore(&ha->hw_lock, flags);
  444. }
  445. return 0;
  446. }
  447. int
  448. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  449. {
  450. unsigned long flags = 0;
  451. int rv;
  452. u32 data;
  453. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  454. BUG_ON(rv == -1);
  455. if (rv == 1) {
  456. write_lock_irqsave(&ha->hw_lock, flags);
  457. qla82xx_crb_win_lock(ha);
  458. qla82xx_pci_set_crbwindow_2M(ha, &off);
  459. }
  460. data = RD_REG_DWORD((void __iomem *)off);
  461. if (rv == 1) {
  462. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  463. write_unlock_irqrestore(&ha->hw_lock, flags);
  464. }
  465. return data;
  466. }
  467. #define IDC_LOCK_TIMEOUT 100000000
  468. int qla82xx_idc_lock(struct qla_hw_data *ha)
  469. {
  470. int i;
  471. int done = 0, timeout = 0;
  472. while (!done) {
  473. /* acquire semaphore5 from PCI HW block */
  474. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  475. if (done == 1)
  476. break;
  477. if (timeout >= IDC_LOCK_TIMEOUT)
  478. return -1;
  479. timeout++;
  480. /* Yield CPU */
  481. if (!in_interrupt())
  482. schedule();
  483. else {
  484. for (i = 0; i < 20; i++)
  485. cpu_relax();
  486. }
  487. }
  488. return 0;
  489. }
  490. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  491. {
  492. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  493. }
  494. /* PCI Windowing for DDR regions. */
  495. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  496. (((addr) <= (high)) && ((addr) >= (low)))
  497. /*
  498. * check memory access boundary.
  499. * used by test agent. support ddr access only for now
  500. */
  501. static unsigned long
  502. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  503. unsigned long long addr, int size)
  504. {
  505. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  506. QLA82XX_ADDR_DDR_NET_MAX) ||
  507. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  508. QLA82XX_ADDR_DDR_NET_MAX) ||
  509. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  510. return 0;
  511. else
  512. return 1;
  513. }
  514. int qla82xx_pci_set_window_warning_count;
  515. static unsigned long
  516. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  517. {
  518. int window;
  519. u32 win_read;
  520. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  521. QLA82XX_ADDR_DDR_NET_MAX)) {
  522. /* DDR network side */
  523. window = MN_WIN(addr);
  524. ha->ddr_mn_window = window;
  525. qla82xx_wr_32(ha,
  526. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  527. win_read = qla82xx_rd_32(ha,
  528. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  529. if ((win_read << 17) != window) {
  530. qla_printk(KERN_WARNING, ha,
  531. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  532. __func__, window, win_read);
  533. }
  534. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  535. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  536. QLA82XX_ADDR_OCM0_MAX)) {
  537. unsigned int temp1;
  538. if ((addr & 0x00ff800) == 0xff800) {
  539. qla_printk(KERN_WARNING, ha,
  540. "%s: QM access not handled.\n", __func__);
  541. addr = -1UL;
  542. }
  543. window = OCM_WIN(addr);
  544. ha->ddr_mn_window = window;
  545. qla82xx_wr_32(ha,
  546. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  547. win_read = qla82xx_rd_32(ha,
  548. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  549. temp1 = ((window & 0x1FF) << 7) |
  550. ((window & 0x0FFFE0000) >> 17);
  551. if (win_read != temp1) {
  552. qla_printk(KERN_WARNING, ha,
  553. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  554. __func__, temp1, win_read);
  555. }
  556. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  557. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  558. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  559. /* QDR network side */
  560. window = MS_WIN(addr);
  561. ha->qdr_sn_window = window;
  562. qla82xx_wr_32(ha,
  563. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  564. win_read = qla82xx_rd_32(ha,
  565. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  566. if (win_read != window) {
  567. qla_printk(KERN_WARNING, ha,
  568. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  569. __func__, window, win_read);
  570. }
  571. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  572. } else {
  573. /*
  574. * peg gdb frequently accesses memory that doesn't exist,
  575. * this limits the chit chat so debugging isn't slowed down.
  576. */
  577. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  578. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  579. qla_printk(KERN_WARNING, ha,
  580. "%s: Warning:%s Unknown address range!\n", __func__,
  581. QLA2XXX_DRIVER_NAME);
  582. }
  583. addr = -1UL;
  584. }
  585. return addr;
  586. }
  587. /* check if address is in the same windows as the previous access */
  588. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  589. unsigned long long addr)
  590. {
  591. int window;
  592. unsigned long long qdr_max;
  593. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  594. /* DDR network side */
  595. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  596. QLA82XX_ADDR_DDR_NET_MAX))
  597. BUG();
  598. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  599. QLA82XX_ADDR_OCM0_MAX))
  600. return 1;
  601. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  602. QLA82XX_ADDR_OCM1_MAX))
  603. return 1;
  604. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  605. /* QDR network side */
  606. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  607. if (ha->qdr_sn_window == window)
  608. return 1;
  609. }
  610. return 0;
  611. }
  612. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  613. u64 off, void *data, int size)
  614. {
  615. unsigned long flags;
  616. void *addr = NULL;
  617. int ret = 0;
  618. u64 start;
  619. uint8_t *mem_ptr = NULL;
  620. unsigned long mem_base;
  621. unsigned long mem_page;
  622. write_lock_irqsave(&ha->hw_lock, flags);
  623. /*
  624. * If attempting to access unknown address or straddle hw windows,
  625. * do not access.
  626. */
  627. start = qla82xx_pci_set_window(ha, off);
  628. if ((start == -1UL) ||
  629. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  630. write_unlock_irqrestore(&ha->hw_lock, flags);
  631. qla_printk(KERN_ERR, ha,
  632. "%s out of bound pci memory access. "
  633. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  634. return -1;
  635. }
  636. write_unlock_irqrestore(&ha->hw_lock, flags);
  637. mem_base = pci_resource_start(ha->pdev, 0);
  638. mem_page = start & PAGE_MASK;
  639. /* Map two pages whenever user tries to access addresses in two
  640. * consecutive pages.
  641. */
  642. if (mem_page != ((start + size - 1) & PAGE_MASK))
  643. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  644. else
  645. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  646. if (mem_ptr == 0UL) {
  647. *(u8 *)data = 0;
  648. return -1;
  649. }
  650. addr = mem_ptr;
  651. addr += start & (PAGE_SIZE - 1);
  652. write_lock_irqsave(&ha->hw_lock, flags);
  653. switch (size) {
  654. case 1:
  655. *(u8 *)data = readb(addr);
  656. break;
  657. case 2:
  658. *(u16 *)data = readw(addr);
  659. break;
  660. case 4:
  661. *(u32 *)data = readl(addr);
  662. break;
  663. case 8:
  664. *(u64 *)data = readq(addr);
  665. break;
  666. default:
  667. ret = -1;
  668. break;
  669. }
  670. write_unlock_irqrestore(&ha->hw_lock, flags);
  671. if (mem_ptr)
  672. iounmap(mem_ptr);
  673. return ret;
  674. }
  675. static int
  676. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  677. u64 off, void *data, int size)
  678. {
  679. unsigned long flags;
  680. void *addr = NULL;
  681. int ret = 0;
  682. u64 start;
  683. uint8_t *mem_ptr = NULL;
  684. unsigned long mem_base;
  685. unsigned long mem_page;
  686. write_lock_irqsave(&ha->hw_lock, flags);
  687. /*
  688. * If attempting to access unknown address or straddle hw windows,
  689. * do not access.
  690. */
  691. start = qla82xx_pci_set_window(ha, off);
  692. if ((start == -1UL) ||
  693. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  694. write_unlock_irqrestore(&ha->hw_lock, flags);
  695. qla_printk(KERN_ERR, ha,
  696. "%s out of bound pci memory access. "
  697. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  698. return -1;
  699. }
  700. write_unlock_irqrestore(&ha->hw_lock, flags);
  701. mem_base = pci_resource_start(ha->pdev, 0);
  702. mem_page = start & PAGE_MASK;
  703. /* Map two pages whenever user tries to access addresses in two
  704. * consecutive pages.
  705. */
  706. if (mem_page != ((start + size - 1) & PAGE_MASK))
  707. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  708. else
  709. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  710. if (mem_ptr == 0UL)
  711. return -1;
  712. addr = mem_ptr;
  713. addr += start & (PAGE_SIZE - 1);
  714. write_lock_irqsave(&ha->hw_lock, flags);
  715. switch (size) {
  716. case 1:
  717. writeb(*(u8 *)data, addr);
  718. break;
  719. case 2:
  720. writew(*(u16 *)data, addr);
  721. break;
  722. case 4:
  723. writel(*(u32 *)data, addr);
  724. break;
  725. case 8:
  726. writeq(*(u64 *)data, addr);
  727. break;
  728. default:
  729. ret = -1;
  730. break;
  731. }
  732. write_unlock_irqrestore(&ha->hw_lock, flags);
  733. if (mem_ptr)
  734. iounmap(mem_ptr);
  735. return ret;
  736. }
  737. #define MTU_FUDGE_FACTOR 100
  738. static unsigned long
  739. qla82xx_decode_crb_addr(unsigned long addr)
  740. {
  741. int i;
  742. unsigned long base_addr, offset, pci_base;
  743. if (!qla82xx_crb_table_initialized)
  744. qla82xx_crb_addr_transform_setup();
  745. pci_base = ADDR_ERROR;
  746. base_addr = addr & 0xfff00000;
  747. offset = addr & 0x000fffff;
  748. for (i = 0; i < MAX_CRB_XFORM; i++) {
  749. if (crb_addr_xform[i] == base_addr) {
  750. pci_base = i << 20;
  751. break;
  752. }
  753. }
  754. if (pci_base == ADDR_ERROR)
  755. return pci_base;
  756. return pci_base + offset;
  757. }
  758. static long rom_max_timeout = 100;
  759. static long qla82xx_rom_lock_timeout = 100;
  760. static int
  761. qla82xx_rom_lock(struct qla_hw_data *ha)
  762. {
  763. int done = 0, timeout = 0;
  764. while (!done) {
  765. /* acquire semaphore2 from PCI HW block */
  766. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  767. if (done == 1)
  768. break;
  769. if (timeout >= qla82xx_rom_lock_timeout)
  770. return -1;
  771. timeout++;
  772. }
  773. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  774. return 0;
  775. }
  776. static void
  777. qla82xx_rom_unlock(struct qla_hw_data *ha)
  778. {
  779. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  780. }
  781. static int
  782. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  783. {
  784. long timeout = 0;
  785. long done = 0 ;
  786. while (done == 0) {
  787. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  788. done &= 4;
  789. timeout++;
  790. if (timeout >= rom_max_timeout) {
  791. DEBUG(qla_printk(KERN_INFO, ha,
  792. "%s: Timeout reached waiting for rom busy",
  793. QLA2XXX_DRIVER_NAME));
  794. return -1;
  795. }
  796. }
  797. return 0;
  798. }
  799. static int
  800. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  801. {
  802. long timeout = 0;
  803. long done = 0 ;
  804. while (done == 0) {
  805. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  806. done &= 2;
  807. timeout++;
  808. if (timeout >= rom_max_timeout) {
  809. DEBUG(qla_printk(KERN_INFO, ha,
  810. "%s: Timeout reached waiting for rom done",
  811. QLA2XXX_DRIVER_NAME));
  812. return -1;
  813. }
  814. }
  815. return 0;
  816. }
  817. static int
  818. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  819. {
  820. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  821. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  822. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  823. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  824. qla82xx_wait_rom_busy(ha);
  825. if (qla82xx_wait_rom_done(ha)) {
  826. qla_printk(KERN_WARNING, ha,
  827. "%s: Error waiting for rom done\n",
  828. QLA2XXX_DRIVER_NAME);
  829. return -1;
  830. }
  831. /* Reset abyte_cnt and dummy_byte_cnt */
  832. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  833. udelay(10);
  834. cond_resched();
  835. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  836. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  837. return 0;
  838. }
  839. static int
  840. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  841. {
  842. int ret, loops = 0;
  843. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  844. udelay(100);
  845. schedule();
  846. loops++;
  847. }
  848. if (loops >= 50000) {
  849. qla_printk(KERN_INFO, ha,
  850. "%s: qla82xx_rom_lock failed\n",
  851. QLA2XXX_DRIVER_NAME);
  852. return -1;
  853. }
  854. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  855. qla82xx_rom_unlock(ha);
  856. return ret;
  857. }
  858. static int
  859. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  860. {
  861. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  862. qla82xx_wait_rom_busy(ha);
  863. if (qla82xx_wait_rom_done(ha)) {
  864. qla_printk(KERN_WARNING, ha,
  865. "Error waiting for rom done\n");
  866. return -1;
  867. }
  868. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  869. return 0;
  870. }
  871. static int
  872. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  873. {
  874. long timeout = 0;
  875. uint32_t done = 1 ;
  876. uint32_t val;
  877. int ret = 0;
  878. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  879. while ((done != 0) && (ret == 0)) {
  880. ret = qla82xx_read_status_reg(ha, &val);
  881. done = val & 1;
  882. timeout++;
  883. udelay(10);
  884. cond_resched();
  885. if (timeout >= 50000) {
  886. qla_printk(KERN_WARNING, ha,
  887. "Timeout reached waiting for write finish");
  888. return -1;
  889. }
  890. }
  891. return ret;
  892. }
  893. static int
  894. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  895. {
  896. uint32_t val;
  897. qla82xx_wait_rom_busy(ha);
  898. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  899. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  900. qla82xx_wait_rom_busy(ha);
  901. if (qla82xx_wait_rom_done(ha))
  902. return -1;
  903. if (qla82xx_read_status_reg(ha, &val) != 0)
  904. return -1;
  905. if ((val & 2) != 2)
  906. return -1;
  907. return 0;
  908. }
  909. static int
  910. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  911. {
  912. if (qla82xx_flash_set_write_enable(ha))
  913. return -1;
  914. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  915. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  916. if (qla82xx_wait_rom_done(ha)) {
  917. qla_printk(KERN_WARNING, ha,
  918. "Error waiting for rom done\n");
  919. return -1;
  920. }
  921. return qla82xx_flash_wait_write_finish(ha);
  922. }
  923. static int
  924. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  925. {
  926. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  927. if (qla82xx_wait_rom_done(ha)) {
  928. qla_printk(KERN_WARNING, ha,
  929. "Error waiting for rom done\n");
  930. return -1;
  931. }
  932. return 0;
  933. }
  934. static int
  935. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  936. {
  937. int loops = 0;
  938. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  939. udelay(100);
  940. cond_resched();
  941. loops++;
  942. }
  943. if (loops >= 50000) {
  944. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  945. return -1;
  946. }
  947. return 0;;
  948. }
  949. static int
  950. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  951. uint32_t data)
  952. {
  953. int ret = 0;
  954. ret = ql82xx_rom_lock_d(ha);
  955. if (ret < 0) {
  956. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  957. return ret;
  958. }
  959. if (qla82xx_flash_set_write_enable(ha))
  960. goto done_write;
  961. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  962. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  963. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  964. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  965. qla82xx_wait_rom_busy(ha);
  966. if (qla82xx_wait_rom_done(ha)) {
  967. qla_printk(KERN_WARNING, ha,
  968. "Error waiting for rom done\n");
  969. ret = -1;
  970. goto done_write;
  971. }
  972. ret = qla82xx_flash_wait_write_finish(ha);
  973. done_write:
  974. qla82xx_rom_unlock(ha);
  975. return ret;
  976. }
  977. /* This routine does CRB initialize sequence
  978. * to put the ISP into operational state
  979. */
  980. static int
  981. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  982. {
  983. int addr, val;
  984. int i ;
  985. struct crb_addr_pair *buf;
  986. unsigned long off;
  987. unsigned offset, n;
  988. struct qla_hw_data *ha = vha->hw;
  989. struct crb_addr_pair {
  990. long addr;
  991. long data;
  992. };
  993. /* Halt all the indiviual PEGs and other blocks of the ISP */
  994. qla82xx_rom_lock(ha);
  995. /* disable all I2Q */
  996. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  997. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  998. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  999. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1000. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1001. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1002. /* disable all niu interrupts */
  1003. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1004. /* disable xge rx/tx */
  1005. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1006. /* disable xg1 rx/tx */
  1007. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1008. /* disable sideband mac */
  1009. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1010. /* disable ap0 mac */
  1011. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1012. /* disable ap1 mac */
  1013. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1014. /* halt sre */
  1015. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1016. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1017. /* halt epg */
  1018. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1019. /* halt timers */
  1020. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1021. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1022. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1023. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1024. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1025. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1026. /* halt pegs */
  1027. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1029. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1031. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1032. msleep(20);
  1033. /* big hammer */
  1034. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1035. /* don't reset CAM block on reset */
  1036. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1037. else
  1038. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1039. /* reset ms */
  1040. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1041. val |= (1 << 1);
  1042. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1043. msleep(20);
  1044. /* unreset ms */
  1045. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1046. val &= ~(1 << 1);
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1048. msleep(20);
  1049. qla82xx_rom_unlock(ha);
  1050. /* Read the signature value from the flash.
  1051. * Offset 0: Contain signature (0xcafecafe)
  1052. * Offset 4: Offset and number of addr/value pairs
  1053. * that present in CRB initialize sequence
  1054. */
  1055. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1056. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1057. qla_printk(KERN_WARNING, ha,
  1058. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1059. return -1;
  1060. }
  1061. /* Offset in flash = lower 16 bits
  1062. * Number of enteries = upper 16 bits
  1063. */
  1064. offset = n & 0xffffU;
  1065. n = (n >> 16) & 0xffffU;
  1066. /* number of addr/value pair should not exceed 1024 enteries */
  1067. if (n >= 1024) {
  1068. qla_printk(KERN_WARNING, ha,
  1069. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1070. QLA2XXX_DRIVER_NAME, __func__, n);
  1071. return -1;
  1072. }
  1073. qla_printk(KERN_INFO, ha,
  1074. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1075. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1076. if (buf == NULL) {
  1077. qla_printk(KERN_WARNING, ha,
  1078. "%s: [ERROR] Unable to malloc memory.\n",
  1079. QLA2XXX_DRIVER_NAME);
  1080. return -1;
  1081. }
  1082. for (i = 0; i < n; i++) {
  1083. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1084. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1085. kfree(buf);
  1086. return -1;
  1087. }
  1088. buf[i].addr = addr;
  1089. buf[i].data = val;
  1090. }
  1091. for (i = 0; i < n; i++) {
  1092. /* Translate internal CRB initialization
  1093. * address to PCI bus address
  1094. */
  1095. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1096. QLA82XX_PCI_CRBSPACE;
  1097. /* Not all CRB addr/value pair to be written,
  1098. * some of them are skipped
  1099. */
  1100. /* skipping cold reboot MAGIC */
  1101. if (off == QLA82XX_CAM_RAM(0x1fc))
  1102. continue;
  1103. /* do not reset PCI */
  1104. if (off == (ROMUSB_GLB + 0xbc))
  1105. continue;
  1106. /* skip core clock, so that firmware can increase the clock */
  1107. if (off == (ROMUSB_GLB + 0xc8))
  1108. continue;
  1109. /* skip the function enable register */
  1110. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1111. continue;
  1112. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1113. continue;
  1114. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1115. continue;
  1116. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1117. continue;
  1118. if (off == ADDR_ERROR) {
  1119. qla_printk(KERN_WARNING, ha,
  1120. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1121. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1122. continue;
  1123. }
  1124. qla82xx_wr_32(ha, off, buf[i].data);
  1125. /* ISP requires much bigger delay to settle down,
  1126. * else crb_window returns 0xffffffff
  1127. */
  1128. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1129. msleep(1000);
  1130. /* ISP requires millisec delay between
  1131. * successive CRB register updation
  1132. */
  1133. msleep(1);
  1134. }
  1135. kfree(buf);
  1136. /* Resetting the data and instruction cache */
  1137. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1138. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1139. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1140. /* Clear all protocol processing engines */
  1141. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1142. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1143. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1144. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1145. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1146. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1147. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1148. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1149. return 0;
  1150. }
  1151. static int
  1152. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1153. u64 off, void *data, int size)
  1154. {
  1155. int i, j, ret = 0, loop, sz[2], off0;
  1156. int scale, shift_amount, startword;
  1157. uint32_t temp;
  1158. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1159. /*
  1160. * If not MN, go check for MS or invalid.
  1161. */
  1162. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1163. mem_crb = QLA82XX_CRB_QDR_NET;
  1164. else {
  1165. mem_crb = QLA82XX_CRB_DDR_NET;
  1166. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1167. return qla82xx_pci_mem_write_direct(ha,
  1168. off, data, size);
  1169. }
  1170. off0 = off & 0x7;
  1171. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1172. sz[1] = size - sz[0];
  1173. off8 = off & 0xfffffff0;
  1174. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1175. shift_amount = 4;
  1176. scale = 2;
  1177. startword = (off & 0xf)/8;
  1178. for (i = 0; i < loop; i++) {
  1179. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1180. (i << shift_amount), &word[i * scale], 8))
  1181. return -1;
  1182. }
  1183. switch (size) {
  1184. case 1:
  1185. tmpw = *((uint8_t *)data);
  1186. break;
  1187. case 2:
  1188. tmpw = *((uint16_t *)data);
  1189. break;
  1190. case 4:
  1191. tmpw = *((uint32_t *)data);
  1192. break;
  1193. case 8:
  1194. default:
  1195. tmpw = *((uint64_t *)data);
  1196. break;
  1197. }
  1198. if (sz[0] == 8) {
  1199. word[startword] = tmpw;
  1200. } else {
  1201. word[startword] &=
  1202. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1203. word[startword] |= tmpw << (off0 * 8);
  1204. }
  1205. if (sz[1] != 0) {
  1206. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1207. word[startword+1] |= tmpw >> (sz[0] * 8);
  1208. }
  1209. for (i = 0; i < loop; i++) {
  1210. temp = off8 + (i << shift_amount);
  1211. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1212. temp = 0;
  1213. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1214. temp = word[i * scale] & 0xffffffff;
  1215. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1216. temp = (word[i * scale] >> 32) & 0xffffffff;
  1217. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1218. temp = word[i*scale + 1] & 0xffffffff;
  1219. qla82xx_wr_32(ha, mem_crb +
  1220. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1221. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1222. qla82xx_wr_32(ha, mem_crb +
  1223. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1224. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1225. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1226. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1227. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1228. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1229. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1230. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1231. break;
  1232. }
  1233. if (j >= MAX_CTL_CHECK) {
  1234. if (printk_ratelimit())
  1235. dev_err(&ha->pdev->dev,
  1236. "failed to write through agent\n");
  1237. ret = -1;
  1238. break;
  1239. }
  1240. }
  1241. return ret;
  1242. }
  1243. static int
  1244. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1245. {
  1246. int i;
  1247. long size = 0;
  1248. long flashaddr = ha->flt_region_bootload << 2;
  1249. long memaddr = BOOTLD_START;
  1250. u64 data;
  1251. u32 high, low;
  1252. size = (IMAGE_START - BOOTLD_START) / 8;
  1253. for (i = 0; i < size; i++) {
  1254. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1255. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1256. return -1;
  1257. }
  1258. data = ((u64)high << 32) | low ;
  1259. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1260. flashaddr += 8;
  1261. memaddr += 8;
  1262. if (i % 0x1000 == 0)
  1263. msleep(1);
  1264. }
  1265. udelay(100);
  1266. read_lock(&ha->hw_lock);
  1267. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1268. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1269. read_unlock(&ha->hw_lock);
  1270. return 0;
  1271. }
  1272. int
  1273. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1274. u64 off, void *data, int size)
  1275. {
  1276. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1277. int shift_amount;
  1278. uint32_t temp;
  1279. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1280. /*
  1281. * If not MN, go check for MS or invalid.
  1282. */
  1283. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1284. mem_crb = QLA82XX_CRB_QDR_NET;
  1285. else {
  1286. mem_crb = QLA82XX_CRB_DDR_NET;
  1287. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1288. return qla82xx_pci_mem_read_direct(ha,
  1289. off, data, size);
  1290. }
  1291. off8 = off & 0xfffffff0;
  1292. off0[0] = off & 0xf;
  1293. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1294. shift_amount = 4;
  1295. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1296. off0[1] = 0;
  1297. sz[1] = size - sz[0];
  1298. for (i = 0; i < loop; i++) {
  1299. temp = off8 + (i << shift_amount);
  1300. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1301. temp = 0;
  1302. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1303. temp = MIU_TA_CTL_ENABLE;
  1304. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1305. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1306. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1307. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1308. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1309. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1310. break;
  1311. }
  1312. if (j >= MAX_CTL_CHECK) {
  1313. if (printk_ratelimit())
  1314. dev_err(&ha->pdev->dev,
  1315. "failed to read through agent\n");
  1316. break;
  1317. }
  1318. start = off0[i] >> 2;
  1319. end = (off0[i] + sz[i] - 1) >> 2;
  1320. for (k = start; k <= end; k++) {
  1321. temp = qla82xx_rd_32(ha,
  1322. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1323. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1324. }
  1325. }
  1326. if (j >= MAX_CTL_CHECK)
  1327. return -1;
  1328. if ((off0[0] & 7) == 0) {
  1329. val = word[0];
  1330. } else {
  1331. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1332. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1333. }
  1334. switch (size) {
  1335. case 1:
  1336. *(uint8_t *)data = val;
  1337. break;
  1338. case 2:
  1339. *(uint16_t *)data = val;
  1340. break;
  1341. case 4:
  1342. *(uint32_t *)data = val;
  1343. break;
  1344. case 8:
  1345. *(uint64_t *)data = val;
  1346. break;
  1347. }
  1348. return 0;
  1349. }
  1350. static struct qla82xx_uri_table_desc *
  1351. qla82xx_get_table_desc(const u8 *unirom, int section)
  1352. {
  1353. uint32_t i;
  1354. struct qla82xx_uri_table_desc *directory =
  1355. (struct qla82xx_uri_table_desc *)&unirom[0];
  1356. __le32 offset;
  1357. __le32 tab_type;
  1358. __le32 entries = cpu_to_le32(directory->num_entries);
  1359. for (i = 0; i < entries; i++) {
  1360. offset = cpu_to_le32(directory->findex) +
  1361. (i * cpu_to_le32(directory->entry_size));
  1362. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1363. if (tab_type == section)
  1364. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1365. }
  1366. return NULL;
  1367. }
  1368. static struct qla82xx_uri_data_desc *
  1369. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1370. u32 section, u32 idx_offset)
  1371. {
  1372. const u8 *unirom = ha->hablob->fw->data;
  1373. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1374. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1375. __le32 offset;
  1376. tab_desc = qla82xx_get_table_desc(unirom, section);
  1377. if (!tab_desc)
  1378. return NULL;
  1379. offset = cpu_to_le32(tab_desc->findex) +
  1380. (cpu_to_le32(tab_desc->entry_size) * idx);
  1381. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1382. }
  1383. static u8 *
  1384. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1385. {
  1386. u32 offset = BOOTLD_START;
  1387. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1388. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1389. uri_desc = qla82xx_get_data_desc(ha,
  1390. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1391. if (uri_desc)
  1392. offset = cpu_to_le32(uri_desc->findex);
  1393. }
  1394. return (u8 *)&ha->hablob->fw->data[offset];
  1395. }
  1396. static __le32
  1397. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1398. {
  1399. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1400. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1401. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1402. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1403. if (uri_desc)
  1404. return cpu_to_le32(uri_desc->size);
  1405. }
  1406. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1407. }
  1408. static u8 *
  1409. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1410. {
  1411. u32 offset = IMAGE_START;
  1412. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1413. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1414. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1415. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1416. if (uri_desc)
  1417. offset = cpu_to_le32(uri_desc->findex);
  1418. }
  1419. return (u8 *)&ha->hablob->fw->data[offset];
  1420. }
  1421. /* PCI related functions */
  1422. char *
  1423. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1424. {
  1425. int pcie_reg;
  1426. struct qla_hw_data *ha = vha->hw;
  1427. char lwstr[6];
  1428. uint16_t lnk;
  1429. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1430. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1431. ha->link_width = (lnk >> 4) & 0x3f;
  1432. strcpy(str, "PCIe (");
  1433. strcat(str, "2.5Gb/s ");
  1434. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1435. strcat(str, lwstr);
  1436. return str;
  1437. }
  1438. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1439. {
  1440. unsigned long val = 0;
  1441. u32 control;
  1442. switch (region) {
  1443. case 0:
  1444. val = 0;
  1445. break;
  1446. case 1:
  1447. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1448. val = control + QLA82XX_MSIX_TBL_SPACE;
  1449. break;
  1450. }
  1451. return val;
  1452. }
  1453. int
  1454. qla82xx_iospace_config(struct qla_hw_data *ha)
  1455. {
  1456. uint32_t len = 0;
  1457. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1458. qla_printk(KERN_WARNING, ha,
  1459. "Failed to reserve selected regions (%s)\n",
  1460. pci_name(ha->pdev));
  1461. goto iospace_error_exit;
  1462. }
  1463. /* Use MMIO operations for all accesses. */
  1464. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1465. qla_printk(KERN_ERR, ha,
  1466. "region #0 not an MMIO resource (%s), aborting\n",
  1467. pci_name(ha->pdev));
  1468. goto iospace_error_exit;
  1469. }
  1470. len = pci_resource_len(ha->pdev, 0);
  1471. ha->nx_pcibase =
  1472. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1473. if (!ha->nx_pcibase) {
  1474. qla_printk(KERN_ERR, ha,
  1475. "cannot remap pcibase MMIO (%s), aborting\n",
  1476. pci_name(ha->pdev));
  1477. pci_release_regions(ha->pdev);
  1478. goto iospace_error_exit;
  1479. }
  1480. /* Mapping of IO base pointer */
  1481. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1482. 0xbc000 + (ha->pdev->devfn << 11));
  1483. if (!ql2xdbwr) {
  1484. ha->nxdb_wr_ptr =
  1485. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1486. (ha->pdev->devfn << 12)), 4);
  1487. if (!ha->nxdb_wr_ptr) {
  1488. qla_printk(KERN_ERR, ha,
  1489. "cannot remap MMIO (%s), aborting\n",
  1490. pci_name(ha->pdev));
  1491. pci_release_regions(ha->pdev);
  1492. goto iospace_error_exit;
  1493. }
  1494. /* Mapping of IO base pointer,
  1495. * door bell read and write pointer
  1496. */
  1497. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1498. (ha->pdev->devfn * 8);
  1499. } else {
  1500. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1501. QLA82XX_CAMRAM_DB1 :
  1502. QLA82XX_CAMRAM_DB2);
  1503. }
  1504. ha->max_req_queues = ha->max_rsp_queues = 1;
  1505. ha->msix_count = ha->max_rsp_queues + 1;
  1506. return 0;
  1507. iospace_error_exit:
  1508. return -ENOMEM;
  1509. }
  1510. /* GS related functions */
  1511. /* Initialization related functions */
  1512. /**
  1513. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1514. * @ha: HA context
  1515. *
  1516. * Returns 0 on success.
  1517. */
  1518. int
  1519. qla82xx_pci_config(scsi_qla_host_t *vha)
  1520. {
  1521. struct qla_hw_data *ha = vha->hw;
  1522. int ret;
  1523. pci_set_master(ha->pdev);
  1524. ret = pci_set_mwi(ha->pdev);
  1525. ha->chip_revision = ha->pdev->revision;
  1526. return 0;
  1527. }
  1528. /**
  1529. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1530. * @ha: HA context
  1531. *
  1532. * Returns 0 on success.
  1533. */
  1534. void
  1535. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1536. {
  1537. struct qla_hw_data *ha = vha->hw;
  1538. ha->isp_ops->disable_intrs(ha);
  1539. }
  1540. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1541. {
  1542. struct qla_hw_data *ha = vha->hw;
  1543. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1544. struct init_cb_81xx *icb;
  1545. struct req_que *req = ha->req_q_map[0];
  1546. struct rsp_que *rsp = ha->rsp_q_map[0];
  1547. /* Setup ring parameters in initialization control block. */
  1548. icb = (struct init_cb_81xx *)ha->init_cb;
  1549. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1550. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1551. icb->request_q_length = cpu_to_le16(req->length);
  1552. icb->response_q_length = cpu_to_le16(rsp->length);
  1553. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1554. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1555. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1556. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1557. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1558. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1559. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1560. }
  1561. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1562. {
  1563. struct qla_hw_data *ha = vha->hw;
  1564. vha->flags.online = 0;
  1565. qla2x00_try_to_stop_firmware(vha);
  1566. ha->isp_ops->disable_intrs(ha);
  1567. }
  1568. static int
  1569. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1570. {
  1571. u64 *ptr64;
  1572. u32 i, flashaddr, size;
  1573. __le64 data;
  1574. size = (IMAGE_START - BOOTLD_START) / 8;
  1575. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1576. flashaddr = BOOTLD_START;
  1577. for (i = 0; i < size; i++) {
  1578. data = cpu_to_le64(ptr64[i]);
  1579. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1580. return -EIO;
  1581. flashaddr += 8;
  1582. }
  1583. flashaddr = FLASH_ADDR_START;
  1584. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1585. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1586. for (i = 0; i < size; i++) {
  1587. data = cpu_to_le64(ptr64[i]);
  1588. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1589. return -EIO;
  1590. flashaddr += 8;
  1591. }
  1592. udelay(100);
  1593. /* Write a magic value to CAMRAM register
  1594. * at a specified offset to indicate
  1595. * that all data is written and
  1596. * ready for firmware to initialize.
  1597. */
  1598. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1599. read_lock(&ha->hw_lock);
  1600. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1601. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1602. read_unlock(&ha->hw_lock);
  1603. return 0;
  1604. }
  1605. static int
  1606. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1607. {
  1608. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1609. const uint8_t *unirom = ha->hablob->fw->data;
  1610. uint32_t i;
  1611. __le32 entries;
  1612. __le32 flags, file_chiprev, offset;
  1613. uint8_t chiprev = ha->chip_revision;
  1614. /* Hardcoding mn_present flag for P3P */
  1615. int mn_present = 0;
  1616. uint32_t flagbit;
  1617. ptab_desc = qla82xx_get_table_desc(unirom,
  1618. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1619. if (!ptab_desc)
  1620. return -1;
  1621. entries = cpu_to_le32(ptab_desc->num_entries);
  1622. for (i = 0; i < entries; i++) {
  1623. offset = cpu_to_le32(ptab_desc->findex) +
  1624. (i * cpu_to_le32(ptab_desc->entry_size));
  1625. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1626. QLA82XX_URI_FLAGS_OFF));
  1627. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1628. QLA82XX_URI_CHIP_REV_OFF));
  1629. flagbit = mn_present ? 1 : 2;
  1630. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1631. ha->file_prd_off = offset;
  1632. return 0;
  1633. }
  1634. }
  1635. return -1;
  1636. }
  1637. int
  1638. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1639. {
  1640. __le32 val;
  1641. uint32_t min_size;
  1642. struct qla_hw_data *ha = vha->hw;
  1643. const struct firmware *fw = ha->hablob->fw;
  1644. ha->fw_type = fw_type;
  1645. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1646. if (qla82xx_set_product_offset(ha))
  1647. return -EINVAL;
  1648. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1649. } else {
  1650. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1651. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1652. return -EINVAL;
  1653. min_size = QLA82XX_FW_MIN_SIZE;
  1654. }
  1655. if (fw->size < min_size)
  1656. return -EINVAL;
  1657. return 0;
  1658. }
  1659. static int
  1660. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1661. {
  1662. u32 val = 0;
  1663. int retries = 60;
  1664. do {
  1665. read_lock(&ha->hw_lock);
  1666. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1667. read_unlock(&ha->hw_lock);
  1668. switch (val) {
  1669. case PHAN_INITIALIZE_COMPLETE:
  1670. case PHAN_INITIALIZE_ACK:
  1671. return QLA_SUCCESS;
  1672. case PHAN_INITIALIZE_FAILED:
  1673. break;
  1674. default:
  1675. break;
  1676. }
  1677. qla_printk(KERN_WARNING, ha,
  1678. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1679. val, retries);
  1680. msleep(500);
  1681. } while (--retries);
  1682. qla_printk(KERN_INFO, ha,
  1683. "Cmd Peg initialization failed: 0x%x.\n", val);
  1684. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1685. read_lock(&ha->hw_lock);
  1686. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1687. read_unlock(&ha->hw_lock);
  1688. return QLA_FUNCTION_FAILED;
  1689. }
  1690. static int
  1691. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1692. {
  1693. u32 val = 0;
  1694. int retries = 60;
  1695. do {
  1696. read_lock(&ha->hw_lock);
  1697. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1698. read_unlock(&ha->hw_lock);
  1699. switch (val) {
  1700. case PHAN_INITIALIZE_COMPLETE:
  1701. case PHAN_INITIALIZE_ACK:
  1702. return QLA_SUCCESS;
  1703. case PHAN_INITIALIZE_FAILED:
  1704. break;
  1705. default:
  1706. break;
  1707. }
  1708. qla_printk(KERN_WARNING, ha,
  1709. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1710. val, retries);
  1711. msleep(500);
  1712. } while (--retries);
  1713. qla_printk(KERN_INFO, ha,
  1714. "Rcv Peg initialization failed: 0x%x.\n", val);
  1715. read_lock(&ha->hw_lock);
  1716. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1717. read_unlock(&ha->hw_lock);
  1718. return QLA_FUNCTION_FAILED;
  1719. }
  1720. /* ISR related functions */
  1721. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1722. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1723. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1724. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1725. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1726. };
  1727. uint32_t qla82xx_isr_int_target_status[8] = {
  1728. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1729. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1730. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1731. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1732. };
  1733. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1734. QLA82XX_LEGACY_INTR_CONFIG;
  1735. /*
  1736. * qla82xx_mbx_completion() - Process mailbox command completions.
  1737. * @ha: SCSI driver HA context
  1738. * @mb0: Mailbox0 register
  1739. */
  1740. static void
  1741. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1742. {
  1743. uint16_t cnt;
  1744. uint16_t __iomem *wptr;
  1745. struct qla_hw_data *ha = vha->hw;
  1746. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1747. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1748. /* Load return mailbox registers. */
  1749. ha->flags.mbox_int = 1;
  1750. ha->mailbox_out[0] = mb0;
  1751. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1752. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1753. wptr++;
  1754. }
  1755. if (ha->mcp) {
  1756. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1757. "Got mailbox completion. cmd=%x.\n",
  1758. __func__, vha->host_no, ha->mcp->mb[0]));
  1759. } else {
  1760. qla_printk(KERN_INFO, ha,
  1761. "%s(%ld): MBX pointer ERROR!\n",
  1762. __func__, vha->host_no);
  1763. }
  1764. }
  1765. /*
  1766. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1767. * @irq:
  1768. * @dev_id: SCSI driver HA context
  1769. * @regs:
  1770. *
  1771. * Called by system whenever the host adapter generates an interrupt.
  1772. *
  1773. * Returns handled flag.
  1774. */
  1775. irqreturn_t
  1776. qla82xx_intr_handler(int irq, void *dev_id)
  1777. {
  1778. scsi_qla_host_t *vha;
  1779. struct qla_hw_data *ha;
  1780. struct rsp_que *rsp;
  1781. struct device_reg_82xx __iomem *reg;
  1782. int status = 0, status1 = 0;
  1783. unsigned long flags;
  1784. unsigned long iter;
  1785. uint32_t stat;
  1786. uint16_t mb[4];
  1787. rsp = (struct rsp_que *) dev_id;
  1788. if (!rsp) {
  1789. printk(KERN_INFO
  1790. "%s(): NULL response queue pointer\n", __func__);
  1791. return IRQ_NONE;
  1792. }
  1793. ha = rsp->hw;
  1794. if (!ha->flags.msi_enabled) {
  1795. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1796. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1797. return IRQ_NONE;
  1798. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1799. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1800. return IRQ_NONE;
  1801. }
  1802. /* clear the interrupt */
  1803. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1804. /* read twice to ensure write is flushed */
  1805. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1806. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1807. reg = &ha->iobase->isp82;
  1808. spin_lock_irqsave(&ha->hardware_lock, flags);
  1809. vha = pci_get_drvdata(ha->pdev);
  1810. for (iter = 1; iter--; ) {
  1811. if (RD_REG_DWORD(&reg->host_int)) {
  1812. stat = RD_REG_DWORD(&reg->host_status);
  1813. switch (stat & 0xff) {
  1814. case 0x1:
  1815. case 0x2:
  1816. case 0x10:
  1817. case 0x11:
  1818. qla82xx_mbx_completion(vha, MSW(stat));
  1819. status |= MBX_INTERRUPT;
  1820. break;
  1821. case 0x12:
  1822. mb[0] = MSW(stat);
  1823. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1824. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1825. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1826. qla2x00_async_event(vha, rsp, mb);
  1827. break;
  1828. case 0x13:
  1829. qla24xx_process_response_queue(vha, rsp);
  1830. break;
  1831. default:
  1832. DEBUG2(printk("scsi(%ld): "
  1833. " Unrecognized interrupt type (%d).\n",
  1834. vha->host_no, stat & 0xff));
  1835. break;
  1836. }
  1837. }
  1838. WRT_REG_DWORD(&reg->host_int, 0);
  1839. }
  1840. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1841. if (!ha->flags.msi_enabled)
  1842. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1843. #ifdef QL_DEBUG_LEVEL_17
  1844. if (!irq && ha->flags.eeh_busy)
  1845. qla_printk(KERN_WARNING, ha,
  1846. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1847. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1848. #endif
  1849. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1850. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1851. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1852. complete(&ha->mbx_intr_comp);
  1853. }
  1854. return IRQ_HANDLED;
  1855. }
  1856. irqreturn_t
  1857. qla82xx_msix_default(int irq, void *dev_id)
  1858. {
  1859. scsi_qla_host_t *vha;
  1860. struct qla_hw_data *ha;
  1861. struct rsp_que *rsp;
  1862. struct device_reg_82xx __iomem *reg;
  1863. int status = 0;
  1864. unsigned long flags;
  1865. uint32_t stat;
  1866. uint16_t mb[4];
  1867. rsp = (struct rsp_que *) dev_id;
  1868. if (!rsp) {
  1869. printk(KERN_INFO
  1870. "%s(): NULL response queue pointer\n", __func__);
  1871. return IRQ_NONE;
  1872. }
  1873. ha = rsp->hw;
  1874. reg = &ha->iobase->isp82;
  1875. spin_lock_irqsave(&ha->hardware_lock, flags);
  1876. vha = pci_get_drvdata(ha->pdev);
  1877. do {
  1878. if (RD_REG_DWORD(&reg->host_int)) {
  1879. stat = RD_REG_DWORD(&reg->host_status);
  1880. switch (stat & 0xff) {
  1881. case 0x1:
  1882. case 0x2:
  1883. case 0x10:
  1884. case 0x11:
  1885. qla82xx_mbx_completion(vha, MSW(stat));
  1886. status |= MBX_INTERRUPT;
  1887. break;
  1888. case 0x12:
  1889. mb[0] = MSW(stat);
  1890. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1891. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1892. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1893. qla2x00_async_event(vha, rsp, mb);
  1894. break;
  1895. case 0x13:
  1896. qla24xx_process_response_queue(vha, rsp);
  1897. break;
  1898. default:
  1899. DEBUG2(printk("scsi(%ld): "
  1900. " Unrecognized interrupt type (%d).\n",
  1901. vha->host_no, stat & 0xff));
  1902. break;
  1903. }
  1904. }
  1905. WRT_REG_DWORD(&reg->host_int, 0);
  1906. } while (0);
  1907. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1908. #ifdef QL_DEBUG_LEVEL_17
  1909. if (!irq && ha->flags.eeh_busy)
  1910. qla_printk(KERN_WARNING, ha,
  1911. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1912. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1913. #endif
  1914. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1915. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1916. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1917. complete(&ha->mbx_intr_comp);
  1918. }
  1919. return IRQ_HANDLED;
  1920. }
  1921. irqreturn_t
  1922. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1923. {
  1924. scsi_qla_host_t *vha;
  1925. struct qla_hw_data *ha;
  1926. struct rsp_que *rsp;
  1927. struct device_reg_82xx __iomem *reg;
  1928. rsp = (struct rsp_que *) dev_id;
  1929. if (!rsp) {
  1930. printk(KERN_INFO
  1931. "%s(): NULL response queue pointer\n", __func__);
  1932. return IRQ_NONE;
  1933. }
  1934. ha = rsp->hw;
  1935. reg = &ha->iobase->isp82;
  1936. spin_lock_irq(&ha->hardware_lock);
  1937. vha = pci_get_drvdata(ha->pdev);
  1938. qla24xx_process_response_queue(vha, rsp);
  1939. WRT_REG_DWORD(&reg->host_int, 0);
  1940. spin_unlock_irq(&ha->hardware_lock);
  1941. return IRQ_HANDLED;
  1942. }
  1943. void
  1944. qla82xx_poll(int irq, void *dev_id)
  1945. {
  1946. scsi_qla_host_t *vha;
  1947. struct qla_hw_data *ha;
  1948. struct rsp_que *rsp;
  1949. struct device_reg_82xx __iomem *reg;
  1950. int status = 0;
  1951. uint32_t stat;
  1952. uint16_t mb[4];
  1953. unsigned long flags;
  1954. rsp = (struct rsp_que *) dev_id;
  1955. if (!rsp) {
  1956. printk(KERN_INFO
  1957. "%s(): NULL response queue pointer\n", __func__);
  1958. return;
  1959. }
  1960. ha = rsp->hw;
  1961. reg = &ha->iobase->isp82;
  1962. spin_lock_irqsave(&ha->hardware_lock, flags);
  1963. vha = pci_get_drvdata(ha->pdev);
  1964. if (RD_REG_DWORD(&reg->host_int)) {
  1965. stat = RD_REG_DWORD(&reg->host_status);
  1966. switch (stat & 0xff) {
  1967. case 0x1:
  1968. case 0x2:
  1969. case 0x10:
  1970. case 0x11:
  1971. qla82xx_mbx_completion(vha, MSW(stat));
  1972. status |= MBX_INTERRUPT;
  1973. break;
  1974. case 0x12:
  1975. mb[0] = MSW(stat);
  1976. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1977. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1978. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1979. qla2x00_async_event(vha, rsp, mb);
  1980. break;
  1981. case 0x13:
  1982. qla24xx_process_response_queue(vha, rsp);
  1983. break;
  1984. default:
  1985. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  1986. "(%d).\n",
  1987. vha->host_no, stat & 0xff));
  1988. break;
  1989. }
  1990. }
  1991. WRT_REG_DWORD(&reg->host_int, 0);
  1992. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1993. }
  1994. void
  1995. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1996. {
  1997. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1998. qla82xx_mbx_intr_enable(vha);
  1999. spin_lock_irq(&ha->hardware_lock);
  2000. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2001. spin_unlock_irq(&ha->hardware_lock);
  2002. ha->interrupts_on = 1;
  2003. }
  2004. void
  2005. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2006. {
  2007. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2008. qla82xx_mbx_intr_disable(vha);
  2009. spin_lock_irq(&ha->hardware_lock);
  2010. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2011. spin_unlock_irq(&ha->hardware_lock);
  2012. ha->interrupts_on = 0;
  2013. }
  2014. void qla82xx_init_flags(struct qla_hw_data *ha)
  2015. {
  2016. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2017. /* ISP 8021 initializations */
  2018. rwlock_init(&ha->hw_lock);
  2019. ha->qdr_sn_window = -1;
  2020. ha->ddr_mn_window = -1;
  2021. ha->curr_window = 255;
  2022. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2023. nx_legacy_intr = &legacy_intr[ha->portnum];
  2024. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2025. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2026. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2027. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2028. }
  2029. inline void
  2030. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2031. {
  2032. uint32_t drv_active;
  2033. struct qla_hw_data *ha = vha->hw;
  2034. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2035. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2036. if (drv_active == 0xffffffff) {
  2037. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2038. QLA82XX_DRV_NOT_ACTIVE);
  2039. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2040. }
  2041. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2042. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2043. }
  2044. inline void
  2045. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2046. {
  2047. uint32_t drv_active;
  2048. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2049. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2050. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2051. }
  2052. static inline int
  2053. qla82xx_need_reset(struct qla_hw_data *ha)
  2054. {
  2055. uint32_t drv_state;
  2056. int rval;
  2057. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2058. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2059. return rval;
  2060. }
  2061. static inline void
  2062. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2063. {
  2064. uint32_t drv_state;
  2065. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2066. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2067. /* If reset value is all FF's, initialize DRV_STATE */
  2068. if (drv_state == 0xffffffff) {
  2069. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2070. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2071. }
  2072. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2073. qla_printk(KERN_INFO, ha,
  2074. "%s(%ld):drv_state = 0x%x\n",
  2075. __func__, vha->host_no, drv_state);
  2076. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2077. }
  2078. static inline void
  2079. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2080. {
  2081. uint32_t drv_state;
  2082. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2083. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2084. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2085. }
  2086. static inline void
  2087. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2088. {
  2089. uint32_t qsnt_state;
  2090. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2091. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2092. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2093. }
  2094. void
  2095. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2096. {
  2097. struct qla_hw_data *ha = vha->hw;
  2098. uint32_t qsnt_state;
  2099. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2100. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2101. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2102. }
  2103. static int
  2104. qla82xx_load_fw(scsi_qla_host_t *vha)
  2105. {
  2106. int rst;
  2107. struct fw_blob *blob;
  2108. struct qla_hw_data *ha = vha->hw;
  2109. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2110. qla_printk(KERN_ERR, ha,
  2111. "%s: Error during CRB Initialization\n", __func__);
  2112. return QLA_FUNCTION_FAILED;
  2113. }
  2114. udelay(500);
  2115. /* Bring QM and CAMRAM out of reset */
  2116. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2117. rst &= ~((1 << 28) | (1 << 24));
  2118. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2119. /*
  2120. * FW Load priority:
  2121. * 1) Operational firmware residing in flash.
  2122. * 2) Firmware via request-firmware interface (.bin file).
  2123. */
  2124. if (ql2xfwloadbin == 2)
  2125. goto try_blob_fw;
  2126. qla_printk(KERN_INFO, ha,
  2127. "Attempting to load firmware from flash\n");
  2128. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2129. qla_printk(KERN_ERR, ha,
  2130. "Firmware loaded successfully from flash\n");
  2131. return QLA_SUCCESS;
  2132. } else {
  2133. qla_printk(KERN_ERR, ha,
  2134. "Firmware load from flash failed\n");
  2135. }
  2136. try_blob_fw:
  2137. qla_printk(KERN_INFO, ha,
  2138. "Attempting to load firmware from blob\n");
  2139. /* Load firmware blob. */
  2140. blob = ha->hablob = qla2x00_request_firmware(vha);
  2141. if (!blob) {
  2142. qla_printk(KERN_ERR, ha,
  2143. "Firmware image not present.\n");
  2144. goto fw_load_failed;
  2145. }
  2146. /* Validating firmware blob */
  2147. if (qla82xx_validate_firmware_blob(vha,
  2148. QLA82XX_FLASH_ROMIMAGE)) {
  2149. /* Fallback to URI format */
  2150. if (qla82xx_validate_firmware_blob(vha,
  2151. QLA82XX_UNIFIED_ROMIMAGE)) {
  2152. qla_printk(KERN_ERR, ha,
  2153. "No valid firmware image found!!!");
  2154. return QLA_FUNCTION_FAILED;
  2155. }
  2156. }
  2157. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2158. qla_printk(KERN_ERR, ha,
  2159. "%s: Firmware loaded successfully "
  2160. " from binary blob\n", __func__);
  2161. return QLA_SUCCESS;
  2162. } else {
  2163. qla_printk(KERN_ERR, ha,
  2164. "Firmware load failed from binary blob\n");
  2165. blob->fw = NULL;
  2166. blob = NULL;
  2167. goto fw_load_failed;
  2168. }
  2169. return QLA_SUCCESS;
  2170. fw_load_failed:
  2171. return QLA_FUNCTION_FAILED;
  2172. }
  2173. int
  2174. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2175. {
  2176. int pcie_cap;
  2177. uint16_t lnk;
  2178. struct qla_hw_data *ha = vha->hw;
  2179. /* scrub dma mask expansion register */
  2180. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2181. /* Put both the PEG CMD and RCV PEG to default state
  2182. * of 0 before resetting the hardware
  2183. */
  2184. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2185. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2186. /* Overwrite stale initialization register values */
  2187. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2188. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2189. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2190. qla_printk(KERN_INFO, ha,
  2191. "%s: Error trying to start fw!\n", __func__);
  2192. return QLA_FUNCTION_FAILED;
  2193. }
  2194. /* Handshake with the card before we register the devices. */
  2195. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2196. qla_printk(KERN_INFO, ha,
  2197. "%s: Error during card handshake!\n", __func__);
  2198. return QLA_FUNCTION_FAILED;
  2199. }
  2200. /* Negotiated Link width */
  2201. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2202. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2203. ha->link_width = (lnk >> 4) & 0x3f;
  2204. /* Synchronize with Receive peg */
  2205. return qla82xx_check_rcvpeg_state(ha);
  2206. }
  2207. static inline int
  2208. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2209. uint16_t tot_dsds)
  2210. {
  2211. uint32_t *cur_dsd = NULL;
  2212. scsi_qla_host_t *vha;
  2213. struct qla_hw_data *ha;
  2214. struct scsi_cmnd *cmd;
  2215. struct scatterlist *cur_seg;
  2216. uint32_t *dsd_seg;
  2217. void *next_dsd;
  2218. uint8_t avail_dsds;
  2219. uint8_t first_iocb = 1;
  2220. uint32_t dsd_list_len;
  2221. struct dsd_dma *dsd_ptr;
  2222. struct ct6_dsd *ctx;
  2223. cmd = sp->cmd;
  2224. /* Update entry type to indicate Command Type 3 IOCB */
  2225. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2226. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2227. /* No data transfer */
  2228. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2229. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2230. return 0;
  2231. }
  2232. vha = sp->fcport->vha;
  2233. ha = vha->hw;
  2234. /* Set transfer direction */
  2235. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2236. cmd_pkt->control_flags =
  2237. __constant_cpu_to_le16(CF_WRITE_DATA);
  2238. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2239. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2240. cmd_pkt->control_flags =
  2241. __constant_cpu_to_le16(CF_READ_DATA);
  2242. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2243. }
  2244. cur_seg = scsi_sglist(cmd);
  2245. ctx = sp->ctx;
  2246. while (tot_dsds) {
  2247. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2248. QLA_DSDS_PER_IOCB : tot_dsds;
  2249. tot_dsds -= avail_dsds;
  2250. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2251. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2252. struct dsd_dma, list);
  2253. next_dsd = dsd_ptr->dsd_addr;
  2254. list_del(&dsd_ptr->list);
  2255. ha->gbl_dsd_avail--;
  2256. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2257. ctx->dsd_use_cnt++;
  2258. ha->gbl_dsd_inuse++;
  2259. if (first_iocb) {
  2260. first_iocb = 0;
  2261. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2262. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2263. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2264. *dsd_seg++ = cpu_to_le32(dsd_list_len);
  2265. } else {
  2266. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2267. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2268. *cur_dsd++ = cpu_to_le32(dsd_list_len);
  2269. }
  2270. cur_dsd = (uint32_t *)next_dsd;
  2271. while (avail_dsds) {
  2272. dma_addr_t sle_dma;
  2273. sle_dma = sg_dma_address(cur_seg);
  2274. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2275. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2276. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2277. cur_seg = sg_next(cur_seg);
  2278. avail_dsds--;
  2279. }
  2280. }
  2281. /* Null termination */
  2282. *cur_dsd++ = 0;
  2283. *cur_dsd++ = 0;
  2284. *cur_dsd++ = 0;
  2285. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2286. return 0;
  2287. }
  2288. /*
  2289. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2290. * for Command Type 6.
  2291. *
  2292. * @dsds: number of data segment decriptors needed
  2293. *
  2294. * Returns the number of dsd list needed to store @dsds.
  2295. */
  2296. inline uint16_t
  2297. qla82xx_calc_dsd_lists(uint16_t dsds)
  2298. {
  2299. uint16_t dsd_lists = 0;
  2300. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2301. if (dsds % QLA_DSDS_PER_IOCB)
  2302. dsd_lists++;
  2303. return dsd_lists;
  2304. }
  2305. /*
  2306. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2307. * @sp: command to send to the ISP
  2308. *
  2309. * Returns non-zero if a failure occurred, else zero.
  2310. */
  2311. int
  2312. qla82xx_start_scsi(srb_t *sp)
  2313. {
  2314. int ret, nseg;
  2315. unsigned long flags;
  2316. struct scsi_cmnd *cmd;
  2317. uint32_t *clr_ptr;
  2318. uint32_t index;
  2319. uint32_t handle;
  2320. uint16_t cnt;
  2321. uint16_t req_cnt;
  2322. uint16_t tot_dsds;
  2323. struct device_reg_82xx __iomem *reg;
  2324. uint32_t dbval;
  2325. uint32_t *fcp_dl;
  2326. uint8_t additional_cdb_len;
  2327. struct ct6_dsd *ctx;
  2328. struct scsi_qla_host *vha = sp->fcport->vha;
  2329. struct qla_hw_data *ha = vha->hw;
  2330. struct req_que *req = NULL;
  2331. struct rsp_que *rsp = NULL;
  2332. char tag[2];
  2333. /* Setup device pointers. */
  2334. ret = 0;
  2335. reg = &ha->iobase->isp82;
  2336. cmd = sp->cmd;
  2337. req = vha->req;
  2338. rsp = ha->rsp_q_map[0];
  2339. /* So we know we haven't pci_map'ed anything yet */
  2340. tot_dsds = 0;
  2341. dbval = 0x04 | (ha->portnum << 5);
  2342. /* Send marker if required */
  2343. if (vha->marker_needed != 0) {
  2344. if (qla2x00_marker(vha, req,
  2345. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2346. return QLA_FUNCTION_FAILED;
  2347. vha->marker_needed = 0;
  2348. }
  2349. /* Acquire ring specific lock */
  2350. spin_lock_irqsave(&ha->hardware_lock, flags);
  2351. /* Check for room in outstanding command list. */
  2352. handle = req->current_outstanding_cmd;
  2353. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2354. handle++;
  2355. if (handle == MAX_OUTSTANDING_COMMANDS)
  2356. handle = 1;
  2357. if (!req->outstanding_cmds[handle])
  2358. break;
  2359. }
  2360. if (index == MAX_OUTSTANDING_COMMANDS)
  2361. goto queuing_error;
  2362. /* Map the sg table so we have an accurate count of sg entries needed */
  2363. if (scsi_sg_count(cmd)) {
  2364. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2365. scsi_sg_count(cmd), cmd->sc_data_direction);
  2366. if (unlikely(!nseg))
  2367. goto queuing_error;
  2368. } else
  2369. nseg = 0;
  2370. tot_dsds = nseg;
  2371. if (tot_dsds > ql2xshiftctondsd) {
  2372. struct cmd_type_6 *cmd_pkt;
  2373. uint16_t more_dsd_lists = 0;
  2374. struct dsd_dma *dsd_ptr;
  2375. uint16_t i;
  2376. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2377. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2378. goto queuing_error;
  2379. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2380. goto sufficient_dsds;
  2381. else
  2382. more_dsd_lists -= ha->gbl_dsd_avail;
  2383. for (i = 0; i < more_dsd_lists; i++) {
  2384. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2385. if (!dsd_ptr)
  2386. goto queuing_error;
  2387. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2388. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2389. if (!dsd_ptr->dsd_addr) {
  2390. kfree(dsd_ptr);
  2391. goto queuing_error;
  2392. }
  2393. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2394. ha->gbl_dsd_avail++;
  2395. }
  2396. sufficient_dsds:
  2397. req_cnt = 1;
  2398. if (req->cnt < (req_cnt + 2)) {
  2399. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2400. &reg->req_q_out[0]);
  2401. if (req->ring_index < cnt)
  2402. req->cnt = cnt - req->ring_index;
  2403. else
  2404. req->cnt = req->length -
  2405. (req->ring_index - cnt);
  2406. }
  2407. if (req->cnt < (req_cnt + 2))
  2408. goto queuing_error;
  2409. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2410. if (!sp->ctx) {
  2411. DEBUG(printk(KERN_INFO
  2412. "%s(%ld): failed to allocate"
  2413. " ctx.\n", __func__, vha->host_no));
  2414. goto queuing_error;
  2415. }
  2416. memset(ctx, 0, sizeof(struct ct6_dsd));
  2417. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2418. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2419. if (!ctx->fcp_cmnd) {
  2420. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2421. " fcp_cmnd.\n", __func__, vha->host_no));
  2422. goto queuing_error_fcp_cmnd;
  2423. }
  2424. /* Initialize the DSD list and dma handle */
  2425. INIT_LIST_HEAD(&ctx->dsd_list);
  2426. ctx->dsd_use_cnt = 0;
  2427. if (cmd->cmd_len > 16) {
  2428. additional_cdb_len = cmd->cmd_len - 16;
  2429. if ((cmd->cmd_len % 4) != 0) {
  2430. /* SCSI command bigger than 16 bytes must be
  2431. * multiple of 4
  2432. */
  2433. goto queuing_error_fcp_cmnd;
  2434. }
  2435. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2436. } else {
  2437. additional_cdb_len = 0;
  2438. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2439. }
  2440. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2441. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2442. /* Zero out remaining portion of packet. */
  2443. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2444. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2445. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2446. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2447. /* Set NPORT-ID and LUN number*/
  2448. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2449. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2450. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2451. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2452. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2453. /* Build IOCB segments */
  2454. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2455. goto queuing_error_fcp_cmnd;
  2456. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2457. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun, sizeof(cmd_pkt->lun));
  2458. /*
  2459. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2460. */
  2461. if (scsi_populate_tag_msg(cmd, tag)) {
  2462. switch (tag[0]) {
  2463. case HEAD_OF_QUEUE_TAG:
  2464. ctx->fcp_cmnd->task_attribute =
  2465. TSK_HEAD_OF_QUEUE;
  2466. break;
  2467. case ORDERED_QUEUE_TAG:
  2468. ctx->fcp_cmnd->task_attribute =
  2469. TSK_ORDERED;
  2470. break;
  2471. }
  2472. }
  2473. /* build FCP_CMND IU */
  2474. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2475. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2476. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2477. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2478. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2479. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2480. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2481. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2482. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2483. additional_cdb_len);
  2484. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2485. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2486. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2487. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2488. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2489. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2490. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2491. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2492. /* Set total data segment count. */
  2493. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2494. /* Specify response queue number where
  2495. * completion should happen
  2496. */
  2497. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2498. } else {
  2499. struct cmd_type_7 *cmd_pkt;
  2500. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2501. if (req->cnt < (req_cnt + 2)) {
  2502. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2503. &reg->req_q_out[0]);
  2504. if (req->ring_index < cnt)
  2505. req->cnt = cnt - req->ring_index;
  2506. else
  2507. req->cnt = req->length -
  2508. (req->ring_index - cnt);
  2509. }
  2510. if (req->cnt < (req_cnt + 2))
  2511. goto queuing_error;
  2512. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2513. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2514. /* Zero out remaining portion of packet. */
  2515. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2516. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2517. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2518. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2519. /* Set NPORT-ID and LUN number*/
  2520. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2521. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2522. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2523. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2524. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2525. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2526. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2527. sizeof(cmd_pkt->lun));
  2528. /*
  2529. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2530. */
  2531. if (scsi_populate_tag_msg(cmd, tag)) {
  2532. switch (tag[0]) {
  2533. case HEAD_OF_QUEUE_TAG:
  2534. cmd_pkt->task = TSK_HEAD_OF_QUEUE;
  2535. break;
  2536. case ORDERED_QUEUE_TAG:
  2537. cmd_pkt->task = TSK_ORDERED;
  2538. break;
  2539. }
  2540. }
  2541. /* Load SCSI command packet. */
  2542. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2543. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2544. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2545. /* Build IOCB segments */
  2546. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2547. /* Set total data segment count. */
  2548. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2549. /* Specify response queue number where
  2550. * completion should happen.
  2551. */
  2552. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2553. }
  2554. /* Build command packet. */
  2555. req->current_outstanding_cmd = handle;
  2556. req->outstanding_cmds[handle] = sp;
  2557. sp->handle = handle;
  2558. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2559. req->cnt -= req_cnt;
  2560. wmb();
  2561. /* Adjust ring index. */
  2562. req->ring_index++;
  2563. if (req->ring_index == req->length) {
  2564. req->ring_index = 0;
  2565. req->ring_ptr = req->ring;
  2566. } else
  2567. req->ring_ptr++;
  2568. sp->flags |= SRB_DMA_VALID;
  2569. /* Set chip new ring index. */
  2570. /* write, read and verify logic */
  2571. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2572. if (ql2xdbwr)
  2573. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2574. else {
  2575. WRT_REG_DWORD(
  2576. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2577. dbval);
  2578. wmb();
  2579. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2580. WRT_REG_DWORD(
  2581. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2582. dbval);
  2583. wmb();
  2584. }
  2585. }
  2586. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2587. if (vha->flags.process_response_queue &&
  2588. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2589. qla24xx_process_response_queue(vha, rsp);
  2590. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2591. return QLA_SUCCESS;
  2592. queuing_error_fcp_cmnd:
  2593. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2594. queuing_error:
  2595. if (tot_dsds)
  2596. scsi_dma_unmap(cmd);
  2597. if (sp->ctx) {
  2598. mempool_free(sp->ctx, ha->ctx_mempool);
  2599. sp->ctx = NULL;
  2600. }
  2601. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2602. return QLA_FUNCTION_FAILED;
  2603. }
  2604. static uint32_t *
  2605. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2606. uint32_t length)
  2607. {
  2608. uint32_t i;
  2609. uint32_t val;
  2610. struct qla_hw_data *ha = vha->hw;
  2611. /* Dword reads to flash. */
  2612. for (i = 0; i < length/4; i++, faddr += 4) {
  2613. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2614. qla_printk(KERN_WARNING, ha,
  2615. "Do ROM fast read failed\n");
  2616. goto done_read;
  2617. }
  2618. dwptr[i] = __constant_cpu_to_le32(val);
  2619. }
  2620. done_read:
  2621. return dwptr;
  2622. }
  2623. static int
  2624. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2625. {
  2626. int ret;
  2627. uint32_t val;
  2628. ret = ql82xx_rom_lock_d(ha);
  2629. if (ret < 0) {
  2630. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2631. return ret;
  2632. }
  2633. ret = qla82xx_read_status_reg(ha, &val);
  2634. if (ret < 0)
  2635. goto done_unprotect;
  2636. val &= ~(BLOCK_PROTECT_BITS << 2);
  2637. ret = qla82xx_write_status_reg(ha, val);
  2638. if (ret < 0) {
  2639. val |= (BLOCK_PROTECT_BITS << 2);
  2640. qla82xx_write_status_reg(ha, val);
  2641. }
  2642. if (qla82xx_write_disable_flash(ha) != 0)
  2643. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2644. done_unprotect:
  2645. qla82xx_rom_unlock(ha);
  2646. return ret;
  2647. }
  2648. static int
  2649. qla82xx_protect_flash(struct qla_hw_data *ha)
  2650. {
  2651. int ret;
  2652. uint32_t val;
  2653. ret = ql82xx_rom_lock_d(ha);
  2654. if (ret < 0) {
  2655. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2656. return ret;
  2657. }
  2658. ret = qla82xx_read_status_reg(ha, &val);
  2659. if (ret < 0)
  2660. goto done_protect;
  2661. val |= (BLOCK_PROTECT_BITS << 2);
  2662. /* LOCK all sectors */
  2663. ret = qla82xx_write_status_reg(ha, val);
  2664. if (ret < 0)
  2665. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2666. if (qla82xx_write_disable_flash(ha) != 0)
  2667. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2668. done_protect:
  2669. qla82xx_rom_unlock(ha);
  2670. return ret;
  2671. }
  2672. static int
  2673. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2674. {
  2675. int ret = 0;
  2676. ret = ql82xx_rom_lock_d(ha);
  2677. if (ret < 0) {
  2678. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2679. return ret;
  2680. }
  2681. qla82xx_flash_set_write_enable(ha);
  2682. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2683. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2684. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2685. if (qla82xx_wait_rom_done(ha)) {
  2686. qla_printk(KERN_WARNING, ha,
  2687. "Error waiting for rom done\n");
  2688. ret = -1;
  2689. goto done;
  2690. }
  2691. ret = qla82xx_flash_wait_write_finish(ha);
  2692. done:
  2693. qla82xx_rom_unlock(ha);
  2694. return ret;
  2695. }
  2696. /*
  2697. * Address and length are byte address
  2698. */
  2699. uint8_t *
  2700. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2701. uint32_t offset, uint32_t length)
  2702. {
  2703. scsi_block_requests(vha->host);
  2704. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2705. scsi_unblock_requests(vha->host);
  2706. return buf;
  2707. }
  2708. static int
  2709. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2710. uint32_t faddr, uint32_t dwords)
  2711. {
  2712. int ret;
  2713. uint32_t liter;
  2714. uint32_t sec_mask, rest_addr;
  2715. dma_addr_t optrom_dma;
  2716. void *optrom = NULL;
  2717. int page_mode = 0;
  2718. struct qla_hw_data *ha = vha->hw;
  2719. ret = -1;
  2720. /* Prepare burst-capable write on supported ISPs. */
  2721. if (page_mode && !(faddr & 0xfff) &&
  2722. dwords > OPTROM_BURST_DWORDS) {
  2723. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2724. &optrom_dma, GFP_KERNEL);
  2725. if (!optrom) {
  2726. qla_printk(KERN_DEBUG, ha,
  2727. "Unable to allocate memory for optrom "
  2728. "burst write (%x KB).\n",
  2729. OPTROM_BURST_SIZE / 1024);
  2730. }
  2731. }
  2732. rest_addr = ha->fdt_block_size - 1;
  2733. sec_mask = ~rest_addr;
  2734. ret = qla82xx_unprotect_flash(ha);
  2735. if (ret) {
  2736. qla_printk(KERN_WARNING, ha,
  2737. "Unable to unprotect flash for update.\n");
  2738. goto write_done;
  2739. }
  2740. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2741. /* Are we at the beginning of a sector? */
  2742. if ((faddr & rest_addr) == 0) {
  2743. ret = qla82xx_erase_sector(ha, faddr);
  2744. if (ret) {
  2745. DEBUG9(qla_printk(KERN_ERR, ha,
  2746. "Unable to erase sector: "
  2747. "address=%x.\n", faddr));
  2748. break;
  2749. }
  2750. }
  2751. /* Go with burst-write. */
  2752. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2753. /* Copy data to DMA'ble buffer. */
  2754. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2755. ret = qla2x00_load_ram(vha, optrom_dma,
  2756. (ha->flash_data_off | faddr),
  2757. OPTROM_BURST_DWORDS);
  2758. if (ret != QLA_SUCCESS) {
  2759. qla_printk(KERN_WARNING, ha,
  2760. "Unable to burst-write optrom segment "
  2761. "(%x/%x/%llx).\n", ret,
  2762. (ha->flash_data_off | faddr),
  2763. (unsigned long long)optrom_dma);
  2764. qla_printk(KERN_WARNING, ha,
  2765. "Reverting to slow-write.\n");
  2766. dma_free_coherent(&ha->pdev->dev,
  2767. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2768. optrom = NULL;
  2769. } else {
  2770. liter += OPTROM_BURST_DWORDS - 1;
  2771. faddr += OPTROM_BURST_DWORDS - 1;
  2772. dwptr += OPTROM_BURST_DWORDS - 1;
  2773. continue;
  2774. }
  2775. }
  2776. ret = qla82xx_write_flash_dword(ha, faddr,
  2777. cpu_to_le32(*dwptr));
  2778. if (ret) {
  2779. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2780. "flash address=%x data=%x.\n", __func__,
  2781. ha->host_no, faddr, *dwptr));
  2782. break;
  2783. }
  2784. }
  2785. ret = qla82xx_protect_flash(ha);
  2786. if (ret)
  2787. qla_printk(KERN_WARNING, ha,
  2788. "Unable to protect flash after update.\n");
  2789. write_done:
  2790. if (optrom)
  2791. dma_free_coherent(&ha->pdev->dev,
  2792. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2793. return ret;
  2794. }
  2795. int
  2796. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2797. uint32_t offset, uint32_t length)
  2798. {
  2799. int rval;
  2800. /* Suspend HBA. */
  2801. scsi_block_requests(vha->host);
  2802. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2803. length >> 2);
  2804. scsi_unblock_requests(vha->host);
  2805. /* Convert return ISP82xx to generic */
  2806. if (rval)
  2807. rval = QLA_FUNCTION_FAILED;
  2808. else
  2809. rval = QLA_SUCCESS;
  2810. return rval;
  2811. }
  2812. void
  2813. qla82xx_start_iocbs(srb_t *sp)
  2814. {
  2815. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2816. struct req_que *req = ha->req_q_map[0];
  2817. struct device_reg_82xx __iomem *reg;
  2818. uint32_t dbval;
  2819. /* Adjust ring index. */
  2820. req->ring_index++;
  2821. if (req->ring_index == req->length) {
  2822. req->ring_index = 0;
  2823. req->ring_ptr = req->ring;
  2824. } else
  2825. req->ring_ptr++;
  2826. reg = &ha->iobase->isp82;
  2827. dbval = 0x04 | (ha->portnum << 5);
  2828. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2829. if (ql2xdbwr)
  2830. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2831. else {
  2832. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2833. wmb();
  2834. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2835. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2836. dbval);
  2837. wmb();
  2838. }
  2839. }
  2840. }
  2841. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2842. {
  2843. if (qla82xx_rom_lock(ha))
  2844. /* Someone else is holding the lock. */
  2845. qla_printk(KERN_INFO, ha, "Resetting rom_lock\n");
  2846. /*
  2847. * Either we got the lock, or someone
  2848. * else died while holding it.
  2849. * In either case, unlock.
  2850. */
  2851. qla82xx_rom_unlock(ha);
  2852. }
  2853. /*
  2854. * qla82xx_device_bootstrap
  2855. * Initialize device, set DEV_READY, start fw
  2856. *
  2857. * Note:
  2858. * IDC lock must be held upon entry
  2859. *
  2860. * Return:
  2861. * Success : 0
  2862. * Failed : 1
  2863. */
  2864. static int
  2865. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2866. {
  2867. int rval = QLA_SUCCESS;
  2868. int i, timeout;
  2869. uint32_t old_count, count;
  2870. struct qla_hw_data *ha = vha->hw;
  2871. int need_reset = 0, peg_stuck = 1;
  2872. need_reset = qla82xx_need_reset(ha);
  2873. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2874. for (i = 0; i < 10; i++) {
  2875. timeout = msleep_interruptible(200);
  2876. if (timeout) {
  2877. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2878. QLA82XX_DEV_FAILED);
  2879. return QLA_FUNCTION_FAILED;
  2880. }
  2881. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2882. if (count != old_count)
  2883. peg_stuck = 0;
  2884. }
  2885. if (need_reset) {
  2886. /* We are trying to perform a recovery here. */
  2887. if (peg_stuck)
  2888. qla82xx_rom_lock_recovery(ha);
  2889. goto dev_initialize;
  2890. } else {
  2891. /* Start of day for this ha context. */
  2892. if (peg_stuck) {
  2893. /* Either we are the first or recovery in progress. */
  2894. qla82xx_rom_lock_recovery(ha);
  2895. goto dev_initialize;
  2896. } else
  2897. /* Firmware already running. */
  2898. goto dev_ready;
  2899. }
  2900. return rval;
  2901. dev_initialize:
  2902. /* set to DEV_INITIALIZING */
  2903. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2904. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2905. /* Driver that sets device state to initializating sets IDC version */
  2906. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2907. qla82xx_idc_unlock(ha);
  2908. rval = qla82xx_start_firmware(vha);
  2909. qla82xx_idc_lock(ha);
  2910. if (rval != QLA_SUCCESS) {
  2911. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2912. qla82xx_clear_drv_active(ha);
  2913. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2914. return rval;
  2915. }
  2916. dev_ready:
  2917. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  2918. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2919. return QLA_SUCCESS;
  2920. }
  2921. /*
  2922. * qla82xx_need_qsnt_handler
  2923. * Code to start quiescence sequence
  2924. *
  2925. * Note:
  2926. * IDC lock must be held upon entry
  2927. *
  2928. * Return: void
  2929. */
  2930. static void
  2931. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2932. {
  2933. struct qla_hw_data *ha = vha->hw;
  2934. uint32_t dev_state, drv_state, drv_active;
  2935. unsigned long reset_timeout;
  2936. if (vha->flags.online) {
  2937. /*Block any further I/O and wait for pending cmnds to complete*/
  2938. qla82xx_quiescent_state_cleanup(vha);
  2939. }
  2940. /* Set the quiescence ready bit */
  2941. qla82xx_set_qsnt_ready(ha);
  2942. /*wait for 30 secs for other functions to ack */
  2943. reset_timeout = jiffies + (30 * HZ);
  2944. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2945. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2946. /* Its 2 that is written when qsnt is acked, moving one bit */
  2947. drv_active = drv_active << 0x01;
  2948. while (drv_state != drv_active) {
  2949. if (time_after_eq(jiffies, reset_timeout)) {
  2950. /* quiescence timeout, other functions didn't ack
  2951. * changing the state to DEV_READY
  2952. */
  2953. qla_printk(KERN_INFO, ha,
  2954. "%s: QUIESCENT TIMEOUT\n", QLA2XXX_DRIVER_NAME);
  2955. qla_printk(KERN_INFO, ha,
  2956. "DRV_ACTIVE:%d DRV_STATE:%d\n", drv_active,
  2957. drv_state);
  2958. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2959. QLA82XX_DEV_READY);
  2960. qla_printk(KERN_INFO, ha,
  2961. "HW State: DEV_READY\n");
  2962. qla82xx_idc_unlock(ha);
  2963. qla2x00_perform_loop_resync(vha);
  2964. qla82xx_idc_lock(ha);
  2965. qla82xx_clear_qsnt_ready(vha);
  2966. return;
  2967. }
  2968. qla82xx_idc_unlock(ha);
  2969. msleep(1000);
  2970. qla82xx_idc_lock(ha);
  2971. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2972. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2973. drv_active = drv_active << 0x01;
  2974. }
  2975. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2976. /* everyone acked so set the state to DEV_QUIESCENCE */
  2977. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  2978. qla_printk(KERN_INFO, ha, "HW State: DEV_QUIESCENT\n");
  2979. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  2980. }
  2981. }
  2982. /*
  2983. * qla82xx_wait_for_state_change
  2984. * Wait for device state to change from given current state
  2985. *
  2986. * Note:
  2987. * IDC lock must not be held upon entry
  2988. *
  2989. * Return:
  2990. * Changed device state.
  2991. */
  2992. uint32_t
  2993. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2994. {
  2995. struct qla_hw_data *ha = vha->hw;
  2996. uint32_t dev_state;
  2997. do {
  2998. msleep(1000);
  2999. qla82xx_idc_lock(ha);
  3000. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3001. qla82xx_idc_unlock(ha);
  3002. } while (dev_state == curr_state);
  3003. return dev_state;
  3004. }
  3005. static void
  3006. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  3007. {
  3008. struct qla_hw_data *ha = vha->hw;
  3009. /* Disable the board */
  3010. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  3011. qla82xx_idc_lock(ha);
  3012. qla82xx_clear_drv_active(ha);
  3013. qla82xx_idc_unlock(ha);
  3014. /* Set DEV_FAILED flag to disable timer */
  3015. vha->device_flags |= DFLG_DEV_FAILED;
  3016. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  3017. qla2x00_mark_all_devices_lost(vha, 0);
  3018. vha->flags.online = 0;
  3019. vha->flags.init_done = 0;
  3020. }
  3021. /*
  3022. * qla82xx_need_reset_handler
  3023. * Code to start reset sequence
  3024. *
  3025. * Note:
  3026. * IDC lock must be held upon entry
  3027. *
  3028. * Return:
  3029. * Success : 0
  3030. * Failed : 1
  3031. */
  3032. static void
  3033. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  3034. {
  3035. uint32_t dev_state, drv_state, drv_active;
  3036. unsigned long reset_timeout;
  3037. struct qla_hw_data *ha = vha->hw;
  3038. struct req_que *req = ha->req_q_map[0];
  3039. if (vha->flags.online) {
  3040. qla82xx_idc_unlock(ha);
  3041. qla2x00_abort_isp_cleanup(vha);
  3042. ha->isp_ops->get_flash_version(vha, req->ring);
  3043. ha->isp_ops->nvram_config(vha);
  3044. qla82xx_idc_lock(ha);
  3045. }
  3046. qla82xx_set_rst_ready(ha);
  3047. /* wait for 10 seconds for reset ack from all functions */
  3048. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  3049. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3050. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3051. while (drv_state != drv_active) {
  3052. if (time_after_eq(jiffies, reset_timeout)) {
  3053. qla_printk(KERN_INFO, ha,
  3054. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  3055. break;
  3056. }
  3057. qla82xx_idc_unlock(ha);
  3058. msleep(1000);
  3059. qla82xx_idc_lock(ha);
  3060. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3061. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3062. }
  3063. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3064. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  3065. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3066. /* Force to DEV_COLD unless someone else is starting a reset */
  3067. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  3068. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  3069. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  3070. }
  3071. }
  3072. int
  3073. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  3074. {
  3075. uint32_t fw_heartbeat_counter;
  3076. int status = 0;
  3077. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  3078. QLA82XX_PEG_ALIVE_COUNTER);
  3079. /* all 0xff, assume AER/EEH in progress, ignore */
  3080. if (fw_heartbeat_counter == 0xffffffff)
  3081. return status;
  3082. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  3083. vha->seconds_since_last_heartbeat++;
  3084. /* FW not alive after 2 seconds */
  3085. if (vha->seconds_since_last_heartbeat == 2) {
  3086. vha->seconds_since_last_heartbeat = 0;
  3087. status = 1;
  3088. }
  3089. } else
  3090. vha->seconds_since_last_heartbeat = 0;
  3091. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  3092. return status;
  3093. }
  3094. /*
  3095. * qla82xx_device_state_handler
  3096. * Main state handler
  3097. *
  3098. * Note:
  3099. * IDC lock must be held upon entry
  3100. *
  3101. * Return:
  3102. * Success : 0
  3103. * Failed : 1
  3104. */
  3105. int
  3106. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  3107. {
  3108. uint32_t dev_state;
  3109. uint32_t old_dev_state;
  3110. int rval = QLA_SUCCESS;
  3111. unsigned long dev_init_timeout;
  3112. struct qla_hw_data *ha = vha->hw;
  3113. int loopcount = 0;
  3114. qla82xx_idc_lock(ha);
  3115. if (!vha->flags.init_done)
  3116. qla82xx_set_drv_active(vha);
  3117. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3118. old_dev_state = dev_state;
  3119. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  3120. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3121. /* wait for 30 seconds for device to go ready */
  3122. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  3123. while (1) {
  3124. if (time_after_eq(jiffies, dev_init_timeout)) {
  3125. DEBUG(qla_printk(KERN_INFO, ha,
  3126. "%s: device init failed!\n",
  3127. QLA2XXX_DRIVER_NAME));
  3128. rval = QLA_FUNCTION_FAILED;
  3129. break;
  3130. }
  3131. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3132. if (old_dev_state != dev_state) {
  3133. loopcount = 0;
  3134. old_dev_state = dev_state;
  3135. }
  3136. if (loopcount < 5) {
  3137. qla_printk(KERN_INFO, ha,
  3138. "2:Device state is 0x%x = %s\n", dev_state,
  3139. dev_state < MAX_STATES ?
  3140. qdev_state[dev_state] : "Unknown");
  3141. }
  3142. switch (dev_state) {
  3143. case QLA82XX_DEV_READY:
  3144. goto exit;
  3145. case QLA82XX_DEV_COLD:
  3146. rval = qla82xx_device_bootstrap(vha);
  3147. goto exit;
  3148. case QLA82XX_DEV_INITIALIZING:
  3149. qla82xx_idc_unlock(ha);
  3150. msleep(1000);
  3151. qla82xx_idc_lock(ha);
  3152. break;
  3153. case QLA82XX_DEV_NEED_RESET:
  3154. if (!ql2xdontresethba)
  3155. qla82xx_need_reset_handler(vha);
  3156. dev_init_timeout = jiffies +
  3157. (ha->nx_dev_init_timeout * HZ);
  3158. break;
  3159. case QLA82XX_DEV_NEED_QUIESCENT:
  3160. qla82xx_need_qsnt_handler(vha);
  3161. /* Reset timeout value after quiescence handler */
  3162. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3163. * HZ);
  3164. break;
  3165. case QLA82XX_DEV_QUIESCENT:
  3166. /* Owner will exit and other will wait for the state
  3167. * to get changed
  3168. */
  3169. if (ha->flags.quiesce_owner)
  3170. goto exit;
  3171. qla82xx_idc_unlock(ha);
  3172. msleep(1000);
  3173. qla82xx_idc_lock(ha);
  3174. /* Reset timeout value after quiescence handler */
  3175. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3176. * HZ);
  3177. break;
  3178. case QLA82XX_DEV_FAILED:
  3179. qla82xx_dev_failed_handler(vha);
  3180. rval = QLA_FUNCTION_FAILED;
  3181. goto exit;
  3182. default:
  3183. qla82xx_idc_unlock(ha);
  3184. msleep(1000);
  3185. qla82xx_idc_lock(ha);
  3186. }
  3187. loopcount++;
  3188. }
  3189. exit:
  3190. qla82xx_idc_unlock(ha);
  3191. return rval;
  3192. }
  3193. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3194. {
  3195. uint32_t dev_state, halt_status;
  3196. struct qla_hw_data *ha = vha->hw;
  3197. /* don't poll if reset is going on */
  3198. if (!ha->flags.isp82xx_reset_hdlr_active) {
  3199. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3200. if (dev_state == QLA82XX_DEV_NEED_RESET &&
  3201. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  3202. qla_printk(KERN_WARNING, ha,
  3203. "scsi(%ld) %s: Adapter reset needed!\n",
  3204. vha->host_no, __func__);
  3205. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3206. qla2xxx_wake_dpc(vha);
  3207. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  3208. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  3209. DEBUG(qla_printk(KERN_INFO, ha,
  3210. "scsi(%ld) %s - detected quiescence needed\n",
  3211. vha->host_no, __func__));
  3212. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  3213. qla2xxx_wake_dpc(vha);
  3214. } else {
  3215. if (qla82xx_check_fw_alive(vha)) {
  3216. halt_status = qla82xx_rd_32(ha,
  3217. QLA82XX_PEG_HALT_STATUS1);
  3218. qla_printk(KERN_INFO, ha,
  3219. "scsi(%ld): %s, Dumping hw/fw registers:\n "
  3220. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n "
  3221. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n "
  3222. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n "
  3223. " PEG_NET_4_PC: 0x%x\n",
  3224. vha->host_no, __func__, halt_status,
  3225. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  3226. qla82xx_rd_32(ha,
  3227. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  3228. qla82xx_rd_32(ha,
  3229. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  3230. qla82xx_rd_32(ha,
  3231. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  3232. qla82xx_rd_32(ha,
  3233. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  3234. qla82xx_rd_32(ha,
  3235. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3236. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3237. set_bit(ISP_UNRECOVERABLE,
  3238. &vha->dpc_flags);
  3239. } else {
  3240. qla_printk(KERN_INFO, ha,
  3241. "scsi(%ld): %s - detect abort needed\n",
  3242. vha->host_no, __func__);
  3243. set_bit(ISP_ABORT_NEEDED,
  3244. &vha->dpc_flags);
  3245. }
  3246. qla2xxx_wake_dpc(vha);
  3247. ha->flags.isp82xx_fw_hung = 1;
  3248. if (ha->flags.mbox_busy) {
  3249. ha->flags.mbox_int = 1;
  3250. DEBUG2(qla_printk(KERN_ERR, ha,
  3251. "scsi(%ld) Due to fw hung, doing "
  3252. "premature completion of mbx "
  3253. "command\n", vha->host_no));
  3254. if (test_bit(MBX_INTR_WAIT,
  3255. &ha->mbx_cmd_flags))
  3256. complete(&ha->mbx_intr_comp);
  3257. }
  3258. }
  3259. }
  3260. }
  3261. }
  3262. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3263. {
  3264. int rval;
  3265. rval = qla82xx_device_state_handler(vha);
  3266. return rval;
  3267. }
  3268. /*
  3269. * qla82xx_abort_isp
  3270. * Resets ISP and aborts all outstanding commands.
  3271. *
  3272. * Input:
  3273. * ha = adapter block pointer.
  3274. *
  3275. * Returns:
  3276. * 0 = success
  3277. */
  3278. int
  3279. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3280. {
  3281. int rval;
  3282. struct qla_hw_data *ha = vha->hw;
  3283. uint32_t dev_state;
  3284. if (vha->device_flags & DFLG_DEV_FAILED) {
  3285. qla_printk(KERN_WARNING, ha,
  3286. "%s(%ld): Device in failed state, "
  3287. "Exiting.\n", __func__, vha->host_no);
  3288. return QLA_SUCCESS;
  3289. }
  3290. ha->flags.isp82xx_reset_hdlr_active = 1;
  3291. qla82xx_idc_lock(ha);
  3292. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3293. if (dev_state == QLA82XX_DEV_READY) {
  3294. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3295. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3296. QLA82XX_DEV_NEED_RESET);
  3297. } else
  3298. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3299. dev_state < MAX_STATES ?
  3300. qdev_state[dev_state] : "Unknown");
  3301. qla82xx_idc_unlock(ha);
  3302. rval = qla82xx_device_state_handler(vha);
  3303. qla82xx_idc_lock(ha);
  3304. qla82xx_clear_rst_ready(ha);
  3305. qla82xx_idc_unlock(ha);
  3306. if (rval == QLA_SUCCESS) {
  3307. ha->flags.isp82xx_fw_hung = 0;
  3308. ha->flags.isp82xx_reset_hdlr_active = 0;
  3309. qla82xx_restart_isp(vha);
  3310. }
  3311. if (rval) {
  3312. vha->flags.online = 1;
  3313. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3314. if (ha->isp_abort_cnt == 0) {
  3315. qla_printk(KERN_WARNING, ha,
  3316. "ISP error recovery failed - "
  3317. "board disabled\n");
  3318. /*
  3319. * The next call disables the board
  3320. * completely.
  3321. */
  3322. ha->isp_ops->reset_adapter(vha);
  3323. vha->flags.online = 0;
  3324. clear_bit(ISP_ABORT_RETRY,
  3325. &vha->dpc_flags);
  3326. rval = QLA_SUCCESS;
  3327. } else { /* schedule another ISP abort */
  3328. ha->isp_abort_cnt--;
  3329. DEBUG(qla_printk(KERN_INFO, ha,
  3330. "qla%ld: ISP abort - retry remaining %d\n",
  3331. vha->host_no, ha->isp_abort_cnt));
  3332. rval = QLA_FUNCTION_FAILED;
  3333. }
  3334. } else {
  3335. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3336. DEBUG(qla_printk(KERN_INFO, ha,
  3337. "(%ld): ISP error recovery - retrying (%d) "
  3338. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3339. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3340. rval = QLA_FUNCTION_FAILED;
  3341. }
  3342. }
  3343. return rval;
  3344. }
  3345. /*
  3346. * qla82xx_fcoe_ctx_reset
  3347. * Perform a quick reset and aborts all outstanding commands.
  3348. * This will only perform an FCoE context reset and avoids a full blown
  3349. * chip reset.
  3350. *
  3351. * Input:
  3352. * ha = adapter block pointer.
  3353. * is_reset_path = flag for identifying the reset path.
  3354. *
  3355. * Returns:
  3356. * 0 = success
  3357. */
  3358. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3359. {
  3360. int rval = QLA_FUNCTION_FAILED;
  3361. if (vha->flags.online) {
  3362. /* Abort all outstanding commands, so as to be requeued later */
  3363. qla2x00_abort_isp_cleanup(vha);
  3364. }
  3365. /* Stop currently executing firmware.
  3366. * This will destroy existing FCoE context at the F/W end.
  3367. */
  3368. qla2x00_try_to_stop_firmware(vha);
  3369. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3370. rval = qla82xx_restart_isp(vha);
  3371. return rval;
  3372. }
  3373. /*
  3374. * qla2x00_wait_for_fcoe_ctx_reset
  3375. * Wait till the FCoE context is reset.
  3376. *
  3377. * Note:
  3378. * Does context switching here.
  3379. * Release SPIN_LOCK (if any) before calling this routine.
  3380. *
  3381. * Return:
  3382. * Success (fcoe_ctx reset is done) : 0
  3383. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3384. */
  3385. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3386. {
  3387. int status = QLA_FUNCTION_FAILED;
  3388. unsigned long wait_reset;
  3389. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3390. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3391. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3392. && time_before(jiffies, wait_reset)) {
  3393. set_current_state(TASK_UNINTERRUPTIBLE);
  3394. schedule_timeout(HZ);
  3395. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3396. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3397. status = QLA_SUCCESS;
  3398. break;
  3399. }
  3400. }
  3401. DEBUG2(printk(KERN_INFO
  3402. "%s status=%d\n", __func__, status));
  3403. return status;
  3404. }
  3405. void
  3406. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3407. {
  3408. int i;
  3409. unsigned long flags;
  3410. struct qla_hw_data *ha = vha->hw;
  3411. /* Check if 82XX firmware is alive or not
  3412. * We may have arrived here from NEED_RESET
  3413. * detection only
  3414. */
  3415. if (!ha->flags.isp82xx_fw_hung) {
  3416. for (i = 0; i < 2; i++) {
  3417. msleep(1000);
  3418. if (qla82xx_check_fw_alive(vha)) {
  3419. ha->flags.isp82xx_fw_hung = 1;
  3420. if (ha->flags.mbox_busy) {
  3421. ha->flags.mbox_int = 1;
  3422. complete(&ha->mbx_intr_comp);
  3423. }
  3424. break;
  3425. }
  3426. }
  3427. }
  3428. /* Abort all commands gracefully if fw NOT hung */
  3429. if (!ha->flags.isp82xx_fw_hung) {
  3430. int cnt, que;
  3431. srb_t *sp;
  3432. struct req_que *req;
  3433. spin_lock_irqsave(&ha->hardware_lock, flags);
  3434. for (que = 0; que < ha->max_req_queues; que++) {
  3435. req = ha->req_q_map[que];
  3436. if (!req)
  3437. continue;
  3438. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3439. sp = req->outstanding_cmds[cnt];
  3440. if (sp) {
  3441. if (!sp->ctx ||
  3442. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3443. spin_unlock_irqrestore(
  3444. &ha->hardware_lock, flags);
  3445. if (ha->isp_ops->abort_command(sp)) {
  3446. qla_printk(KERN_INFO, ha,
  3447. "scsi(%ld): mbx abort command failed in %s\n",
  3448. vha->host_no, __func__);
  3449. } else {
  3450. qla_printk(KERN_INFO, ha,
  3451. "scsi(%ld): mbx abort command success in %s\n",
  3452. vha->host_no, __func__);
  3453. }
  3454. spin_lock_irqsave(&ha->hardware_lock, flags);
  3455. }
  3456. }
  3457. }
  3458. }
  3459. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3460. /* Wait for pending cmds (physical and virtual) to complete */
  3461. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3462. WAIT_HOST) == QLA_SUCCESS) {
  3463. DEBUG2(qla_printk(KERN_INFO, ha,
  3464. "Done wait for pending commands\n"));
  3465. }
  3466. }
  3467. }