123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725 |
- /*
- * QLogic Fibre Channel HBA Driver
- * Copyright (c) 2003-2011 QLogic Corporation
- *
- * See LICENSE.qla2xxx for copyright and licensing details.
- */
- #include "qla_def.h"
- #include <linux/delay.h>
- static inline void
- qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
- {
- fw_dump->fw_major_version = htonl(ha->fw_major_version);
- fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
- fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
- fw_dump->fw_attributes = htonl(ha->fw_attributes);
- fw_dump->vendor = htonl(ha->pdev->vendor);
- fw_dump->device = htonl(ha->pdev->device);
- fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
- fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
- }
- static inline void *
- qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
- {
- struct req_que *req = ha->req_q_map[0];
- struct rsp_que *rsp = ha->rsp_q_map[0];
- /* Request queue. */
- memcpy(ptr, req->ring, req->length *
- sizeof(request_t));
- /* Response queue. */
- ptr += req->length * sizeof(request_t);
- memcpy(ptr, rsp->ring, rsp->length *
- sizeof(response_t));
- return ptr + (rsp->length * sizeof(response_t));
- }
- static int
- qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
- uint32_t ram_dwords, void **nxt)
- {
- int rval;
- uint32_t cnt, stat, timer, dwords, idx;
- uint16_t mb0;
- struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
- dma_addr_t dump_dma = ha->gid_list_dma;
- uint32_t *dump = (uint32_t *)ha->gid_list;
- rval = QLA_SUCCESS;
- mb0 = 0;
- WRT_REG_WORD(®->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
- clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
- dwords = GID_LIST_SIZE / 4;
- for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
- cnt += dwords, addr += dwords) {
- if (cnt + dwords > ram_dwords)
- dwords = ram_dwords - cnt;
- WRT_REG_WORD(®->mailbox1, LSW(addr));
- WRT_REG_WORD(®->mailbox8, MSW(addr));
- WRT_REG_WORD(®->mailbox2, MSW(dump_dma));
- WRT_REG_WORD(®->mailbox3, LSW(dump_dma));
- WRT_REG_WORD(®->mailbox6, MSW(MSD(dump_dma)));
- WRT_REG_WORD(®->mailbox7, LSW(MSD(dump_dma)));
- WRT_REG_WORD(®->mailbox4, MSW(dwords));
- WRT_REG_WORD(®->mailbox5, LSW(dwords));
- WRT_REG_DWORD(®->hccr, HCCRX_SET_HOST_INT);
- for (timer = 6000000; timer; timer--) {
- /* Check for pending interrupts. */
- stat = RD_REG_DWORD(®->host_status);
- if (stat & HSRX_RISC_INT) {
- stat &= 0xff;
- if (stat == 0x1 || stat == 0x2 ||
- stat == 0x10 || stat == 0x11) {
- set_bit(MBX_INTERRUPT,
- &ha->mbx_cmd_flags);
- mb0 = RD_REG_WORD(®->mailbox0);
- WRT_REG_DWORD(®->hccr,
- HCCRX_CLR_RISC_INT);
- RD_REG_DWORD(®->hccr);
- break;
- }
- /* Clear this intr; it wasn't a mailbox intr */
- WRT_REG_DWORD(®->hccr, HCCRX_CLR_RISC_INT);
- RD_REG_DWORD(®->hccr);
- }
- udelay(5);
- }
- if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
- rval = mb0 & MBS_MASK;
- for (idx = 0; idx < dwords; idx++)
- ram[cnt + idx] = swab32(dump[idx]);
- } else {
- rval = QLA_FUNCTION_FAILED;
- }
- }
- *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
- return rval;
- }
- static int
- qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
- uint32_t cram_size, void **nxt)
- {
- int rval;
- /* Code RAM. */
- rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
- if (rval != QLA_SUCCESS)
- return rval;
- /* External Memory. */
- return qla24xx_dump_ram(ha, 0x100000, *nxt,
- ha->fw_memory_size - 0x100000 + 1, nxt);
- }
- static uint32_t *
- qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
- uint32_t count, uint32_t *buf)
- {
- uint32_t __iomem *dmp_reg;
- WRT_REG_DWORD(®->iobase_addr, iobase);
- dmp_reg = ®->iobase_window;
- while (count--)
- *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
- return buf;
- }
- static inline int
- qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
- {
- int rval = QLA_SUCCESS;
- uint32_t cnt;
- WRT_REG_DWORD(®->hccr, HCCRX_SET_RISC_PAUSE);
- for (cnt = 30000;
- ((RD_REG_DWORD(®->host_status) & HSRX_RISC_PAUSED) == 0) &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- return rval;
- }
- static int
- qla24xx_soft_reset(struct qla_hw_data *ha)
- {
- int rval = QLA_SUCCESS;
- uint32_t cnt;
- uint16_t mb0, wd;
- struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
- /* Reset RISC. */
- WRT_REG_DWORD(®->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
- for (cnt = 0; cnt < 30000; cnt++) {
- if ((RD_REG_DWORD(®->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
- break;
- udelay(10);
- }
- WRT_REG_DWORD(®->ctrl_status,
- CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
- pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
- udelay(100);
- /* Wait for firmware to complete NVRAM accesses. */
- mb0 = (uint32_t) RD_REG_WORD(®->mailbox0);
- for (cnt = 10000 ; cnt && mb0; cnt--) {
- udelay(5);
- mb0 = (uint32_t) RD_REG_WORD(®->mailbox0);
- barrier();
- }
- /* Wait for soft-reset to complete. */
- for (cnt = 0; cnt < 30000; cnt++) {
- if ((RD_REG_DWORD(®->ctrl_status) &
- CSRX_ISP_SOFT_RESET) == 0)
- break;
- udelay(10);
- }
- WRT_REG_DWORD(®->hccr, HCCRX_CLR_RISC_RESET);
- RD_REG_DWORD(®->hccr); /* PCI Posting. */
- for (cnt = 30000; RD_REG_WORD(®->mailbox0) != 0 &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- return rval;
- }
- static int
- qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
- uint32_t ram_words, void **nxt)
- {
- int rval;
- uint32_t cnt, stat, timer, words, idx;
- uint16_t mb0;
- struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
- dma_addr_t dump_dma = ha->gid_list_dma;
- uint16_t *dump = (uint16_t *)ha->gid_list;
- rval = QLA_SUCCESS;
- mb0 = 0;
- WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
- clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
- words = GID_LIST_SIZE / 2;
- for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
- cnt += words, addr += words) {
- if (cnt + words > ram_words)
- words = ram_words - cnt;
- WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
- WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
- WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
- WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
- WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
- WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
- WRT_MAILBOX_REG(ha, reg, 4, words);
- WRT_REG_WORD(®->hccr, HCCR_SET_HOST_INT);
- for (timer = 6000000; timer; timer--) {
- /* Check for pending interrupts. */
- stat = RD_REG_DWORD(®->u.isp2300.host_status);
- if (stat & HSR_RISC_INT) {
- stat &= 0xff;
- if (stat == 0x1 || stat == 0x2) {
- set_bit(MBX_INTERRUPT,
- &ha->mbx_cmd_flags);
- mb0 = RD_MAILBOX_REG(ha, reg, 0);
- /* Release mailbox registers. */
- WRT_REG_WORD(®->semaphore, 0);
- WRT_REG_WORD(®->hccr,
- HCCR_CLR_RISC_INT);
- RD_REG_WORD(®->hccr);
- break;
- } else if (stat == 0x10 || stat == 0x11) {
- set_bit(MBX_INTERRUPT,
- &ha->mbx_cmd_flags);
- mb0 = RD_MAILBOX_REG(ha, reg, 0);
- WRT_REG_WORD(®->hccr,
- HCCR_CLR_RISC_INT);
- RD_REG_WORD(®->hccr);
- break;
- }
- /* clear this intr; it wasn't a mailbox intr */
- WRT_REG_WORD(®->hccr, HCCR_CLR_RISC_INT);
- RD_REG_WORD(®->hccr);
- }
- udelay(5);
- }
- if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
- rval = mb0 & MBS_MASK;
- for (idx = 0; idx < words; idx++)
- ram[cnt + idx] = swab16(dump[idx]);
- } else {
- rval = QLA_FUNCTION_FAILED;
- }
- }
- *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
- return rval;
- }
- static inline void
- qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
- uint16_t *buf)
- {
- uint16_t __iomem *dmp_reg = ®->u.isp2300.fb_cmd;
- while (count--)
- *buf++ = htons(RD_REG_WORD(dmp_reg++));
- }
- static inline void *
- qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
- {
- if (!ha->eft)
- return ptr;
- memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
- return ptr + ntohl(ha->fw_dump->eft_size);
- }
- static inline void *
- qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
- {
- uint32_t cnt;
- uint32_t *iter_reg;
- struct qla2xxx_fce_chain *fcec = ptr;
- if (!ha->fce)
- return ptr;
- *last_chain = &fcec->type;
- fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
- fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
- fce_calc_size(ha->fce_bufs));
- fcec->size = htonl(fce_calc_size(ha->fce_bufs));
- fcec->addr_l = htonl(LSD(ha->fce_dma));
- fcec->addr_h = htonl(MSD(ha->fce_dma));
- iter_reg = fcec->eregs;
- for (cnt = 0; cnt < 8; cnt++)
- *iter_reg++ = htonl(ha->fce_mb[cnt]);
- memcpy(iter_reg, ha->fce, ntohl(fcec->size));
- return iter_reg;
- }
- static inline void *
- qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
- {
- uint32_t cnt, que_idx;
- uint8_t que_cnt;
- struct qla2xxx_mq_chain *mq = ptr;
- struct device_reg_25xxmq __iomem *reg;
- if (!ha->mqenable)
- return ptr;
- mq = ptr;
- *last_chain = &mq->type;
- mq->type = __constant_htonl(DUMP_CHAIN_MQ);
- mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
- que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
- ha->max_req_queues : ha->max_rsp_queues;
- mq->count = htonl(que_cnt);
- for (cnt = 0; cnt < que_cnt; cnt++) {
- reg = (struct device_reg_25xxmq *) ((void *)
- ha->mqiobase + cnt * QLA_QUE_PAGE);
- que_idx = cnt * 4;
- mq->qregs[que_idx] = htonl(RD_REG_DWORD(®->req_q_in));
- mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(®->req_q_out));
- mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(®->rsp_q_in));
- mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(®->rsp_q_out));
- }
- return ptr + sizeof(struct qla2xxx_mq_chain);
- }
- static void
- qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
- {
- struct qla_hw_data *ha = vha->hw;
- if (rval != QLA_SUCCESS) {
- qla_printk(KERN_WARNING, ha,
- "Failed to dump firmware (%x)!!!\n", rval);
- ha->fw_dumped = 0;
- } else {
- qla_printk(KERN_INFO, ha,
- "Firmware dump saved to temp buffer (%ld/%p).\n",
- vha->host_no, ha->fw_dump);
- ha->fw_dumped = 1;
- qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
- }
- }
- /**
- * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
- * @ha: HA context
- * @hardware_locked: Called with the hardware_lock
- */
- void
- qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
- {
- int rval;
- uint32_t cnt;
- struct qla_hw_data *ha = vha->hw;
- struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
- uint16_t __iomem *dmp_reg;
- unsigned long flags;
- struct qla2300_fw_dump *fw;
- void *nxt;
- struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
- flags = 0;
- if (!hardware_locked)
- spin_lock_irqsave(&ha->hardware_lock, flags);
- if (!ha->fw_dump) {
- qla_printk(KERN_WARNING, ha,
- "No buffer available for dump!!!\n");
- goto qla2300_fw_dump_failed;
- }
- if (ha->fw_dumped) {
- qla_printk(KERN_WARNING, ha,
- "Firmware has been previously dumped (%p) -- ignoring "
- "request...\n", ha->fw_dump);
- goto qla2300_fw_dump_failed;
- }
- fw = &ha->fw_dump->isp.isp23;
- qla2xxx_prep_dump(ha, ha->fw_dump);
- rval = QLA_SUCCESS;
- fw->hccr = htons(RD_REG_WORD(®->hccr));
- /* Pause RISC. */
- WRT_REG_WORD(®->hccr, HCCR_PAUSE_RISC);
- if (IS_QLA2300(ha)) {
- for (cnt = 30000;
- (RD_REG_WORD(®->hccr) & HCCR_RISC_PAUSE) == 0 &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- } else {
- RD_REG_WORD(®->hccr); /* PCI Posting. */
- udelay(10);
- }
- if (rval == QLA_SUCCESS) {
- dmp_reg = ®->flash_address;
- for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
- fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- dmp_reg = ®->u.isp2300.req_q_in;
- for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
- fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- dmp_reg = ®->u.isp2300.mailbox0;
- for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
- fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- WRT_REG_WORD(®->ctrl_status, 0x40);
- qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
- WRT_REG_WORD(®->ctrl_status, 0x50);
- qla2xxx_read_window(reg, 48, fw->dma_reg);
- WRT_REG_WORD(®->ctrl_status, 0x00);
- dmp_reg = ®->risc_hw;
- for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
- fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- WRT_REG_WORD(®->pcr, 0x2000);
- qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
- WRT_REG_WORD(®->pcr, 0x2200);
- qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
- WRT_REG_WORD(®->pcr, 0x2400);
- qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
- WRT_REG_WORD(®->pcr, 0x2600);
- qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
- WRT_REG_WORD(®->pcr, 0x2800);
- qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
- WRT_REG_WORD(®->pcr, 0x2A00);
- qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
- WRT_REG_WORD(®->pcr, 0x2C00);
- qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
- WRT_REG_WORD(®->pcr, 0x2E00);
- qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
- WRT_REG_WORD(®->ctrl_status, 0x10);
- qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
- WRT_REG_WORD(®->ctrl_status, 0x20);
- qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
- WRT_REG_WORD(®->ctrl_status, 0x30);
- qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
- /* Reset RISC. */
- WRT_REG_WORD(®->ctrl_status, CSR_ISP_SOFT_RESET);
- for (cnt = 0; cnt < 30000; cnt++) {
- if ((RD_REG_WORD(®->ctrl_status) &
- CSR_ISP_SOFT_RESET) == 0)
- break;
- udelay(10);
- }
- }
- if (!IS_QLA2300(ha)) {
- for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- }
- /* Get RISC SRAM. */
- if (rval == QLA_SUCCESS)
- rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
- sizeof(fw->risc_ram) / 2, &nxt);
- /* Get stack SRAM. */
- if (rval == QLA_SUCCESS)
- rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
- sizeof(fw->stack_ram) / 2, &nxt);
- /* Get data SRAM. */
- if (rval == QLA_SUCCESS)
- rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
- ha->fw_memory_size - 0x11000 + 1, &nxt);
- if (rval == QLA_SUCCESS)
- qla2xxx_copy_queues(ha, nxt);
- qla2xxx_dump_post_process(base_vha, rval);
- qla2300_fw_dump_failed:
- if (!hardware_locked)
- spin_unlock_irqrestore(&ha->hardware_lock, flags);
- }
- /**
- * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
- * @ha: HA context
- * @hardware_locked: Called with the hardware_lock
- */
- void
- qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
- {
- int rval;
- uint32_t cnt, timer;
- uint16_t risc_address;
- uint16_t mb0, mb2;
- struct qla_hw_data *ha = vha->hw;
- struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
- uint16_t __iomem *dmp_reg;
- unsigned long flags;
- struct qla2100_fw_dump *fw;
- struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
- risc_address = 0;
- mb0 = mb2 = 0;
- flags = 0;
- if (!hardware_locked)
- spin_lock_irqsave(&ha->hardware_lock, flags);
- if (!ha->fw_dump) {
- qla_printk(KERN_WARNING, ha,
- "No buffer available for dump!!!\n");
- goto qla2100_fw_dump_failed;
- }
- if (ha->fw_dumped) {
- qla_printk(KERN_WARNING, ha,
- "Firmware has been previously dumped (%p) -- ignoring "
- "request...\n", ha->fw_dump);
- goto qla2100_fw_dump_failed;
- }
- fw = &ha->fw_dump->isp.isp21;
- qla2xxx_prep_dump(ha, ha->fw_dump);
- rval = QLA_SUCCESS;
- fw->hccr = htons(RD_REG_WORD(®->hccr));
- /* Pause RISC. */
- WRT_REG_WORD(®->hccr, HCCR_PAUSE_RISC);
- for (cnt = 30000; (RD_REG_WORD(®->hccr) & HCCR_RISC_PAUSE) == 0 &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- if (rval == QLA_SUCCESS) {
- dmp_reg = ®->flash_address;
- for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
- fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- dmp_reg = ®->u.isp2100.mailbox0;
- for (cnt = 0; cnt < ha->mbx_count; cnt++) {
- if (cnt == 8)
- dmp_reg = ®->u_end.isp2200.mailbox8;
- fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- }
- dmp_reg = ®->u.isp2100.unused_2[0];
- for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
- fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- WRT_REG_WORD(®->ctrl_status, 0x00);
- dmp_reg = ®->risc_hw;
- for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
- fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
- WRT_REG_WORD(®->pcr, 0x2000);
- qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
- WRT_REG_WORD(®->pcr, 0x2100);
- qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
- WRT_REG_WORD(®->pcr, 0x2200);
- qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
- WRT_REG_WORD(®->pcr, 0x2300);
- qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
- WRT_REG_WORD(®->pcr, 0x2400);
- qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
- WRT_REG_WORD(®->pcr, 0x2500);
- qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
- WRT_REG_WORD(®->pcr, 0x2600);
- qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
- WRT_REG_WORD(®->pcr, 0x2700);
- qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
- WRT_REG_WORD(®->ctrl_status, 0x10);
- qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
- WRT_REG_WORD(®->ctrl_status, 0x20);
- qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
- WRT_REG_WORD(®->ctrl_status, 0x30);
- qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
- /* Reset the ISP. */
- WRT_REG_WORD(®->ctrl_status, CSR_ISP_SOFT_RESET);
- }
- for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- /* Pause RISC. */
- if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
- (RD_REG_WORD(®->mctr) & (BIT_1 | BIT_0)) != 0))) {
- WRT_REG_WORD(®->hccr, HCCR_PAUSE_RISC);
- for (cnt = 30000;
- (RD_REG_WORD(®->hccr) & HCCR_RISC_PAUSE) == 0 &&
- rval == QLA_SUCCESS; cnt--) {
- if (cnt)
- udelay(100);
- else
- rval = QLA_FUNCTION_TIMEOUT;
- }
- if (rval == QLA_SUCCESS) {
- /* Set memory configuration and timing. */
- if (IS_QLA2100(ha))
- WRT_REG_WORD(®->mctr, 0xf1);
- else
- WRT_REG_WORD(®->mctr, 0xf2);
- RD_REG_WORD(®->mctr); /* PCI Posting. */
- /* Release RISC. */
- WRT_REG_WORD(®->hccr, HCCR_RELEASE_RISC);
- }
- }
- if (rval == QLA_SUCCESS) {
- /* Get RISC SRAM. */
- risc_address = 0x1000;
- WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
- clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
- }
- for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
- cnt++, risc_address++) {
- WRT_MAILBOX_REG(ha, reg, 1, risc_address);
- WRT_REG_WORD(®->hccr, HCCR_SET_HOST_INT);
- for (timer = 6000000; timer != 0; timer--) {
- /* Check for pending interrupts. */
- if (RD_REG_WORD(®->istatus) & ISR_RISC_INT) {
- if (RD_REG_WORD(®->semaphore) & BIT_0) {
- set_bit(MBX_INTERRUPT,
- &ha->mbx_cmd_flags);
- mb0 = RD_MAILBOX_REG(ha, reg, 0);
- mb2 = RD_MAILBOX_REG(ha, reg, 2);
- WRT_REG_WORD(®->semaphore, 0);
- WRT_REG_WORD(®->hccr,
- HCCR_CLR_RISC_INT);
- RD_REG_WORD(®->hccr);
- break;
- }
- WRT_REG_WORD(®->hccr, HCCR_CLR_RISC_INT);
- RD_REG_WORD(®->hccr);
- }
- udelay(5);
- }
- if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
- rval = mb0 & MBS_MASK;
- fw->risc_ram[cnt] = htons(mb2);
- } else {
- rval = QLA_FUNCTION_FAILED;
- }
- }
- if (rval == QLA_SUCCESS)
- qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
- qla2xxx_dump_post_process(base_vha, rval);
- qla2100_fw_dump_failed:
- if (!hardware_locked)
- spin_unlock_irqrestore(&ha->hardware_lock, flags);
- }
- void
- qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
- {
- int rval;
- uint32_t cnt;
- uint32_t risc_address;
- struct qla_hw_data *ha = vha->hw;
- struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
- uint32_t __iomem *dmp_reg;
- uint32_t *iter_reg;
- uint16_t __iomem *mbx_reg;
- unsigned long flags;
- struct qla24xx_fw_dump *fw;
- uint32_t ext_mem_cnt;
- void *nxt;
- struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
- if (IS_QLA82XX(ha))
- return;
- risc_address = ext_mem_cnt = 0;
- flags = 0;
- if (!hardware_locked)
- spin_lock_irqsave(&ha->hardware_lock, flags);
- if (!ha->fw_dump) {
- qla_printk(KERN_WARNING, ha,
- "No buffer available for dump!!!\n");
- goto qla24xx_fw_dump_failed;
- }
- if (ha->fw_dumped) {
- qla_printk(KERN_WARNING, ha,
- "Firmware has been previously dumped (%p) -- ignoring "
- "request...\n", ha->fw_dump);
- goto qla24xx_fw_dump_failed;
- }
- fw = &ha->fw_dump->isp.isp24;
- qla2xxx_prep_dump(ha, ha->fw_dump);
- fw->host_status = htonl(RD_REG_DWORD(®->host_status));
- /* Pause RISC. */
- rval = qla24xx_pause_risc(reg);
- if (rval != QLA_SUCCESS)
- goto qla24xx_fw_dump_failed_0;
- /* Host interface registers. */
- dmp_reg = ®->flash_addr;
- for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
- fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
- /* Disable interrupts. */
- WRT_REG_DWORD(®->ictrl, 0);
- RD_REG_DWORD(®->ictrl);
- /* Shadow registers. */
- WRT_REG_DWORD(®->iobase_addr, 0x0F70);
- RD_REG_DWORD(®->iobase_addr);
- WRT_REG_DWORD(®->iobase_select, 0xB0000000);
- fw->shadow_reg[0] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0100000);
- fw->shadow_reg[1] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0200000);
- fw->shadow_reg[2] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0300000);
- fw->shadow_reg[3] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0400000);
- fw->shadow_reg[4] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0500000);
- fw->shadow_reg[5] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0600000);
- fw->shadow_reg[6] = htonl(RD_REG_DWORD(®->iobase_sdata));
- /* Mailbox registers. */
- mbx_reg = ®->mailbox0;
- for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
- fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
- /* Transfer sequence registers. */
- iter_reg = fw->xseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
- qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
- qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
- qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
- /* Receive sequence registers. */
- iter_reg = fw->rseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
- qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
- qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
- qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
- qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
- /* Command DMA registers. */
- qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
- /* Queues. */
- iter_reg = fw->req0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- iter_reg = fw->resp0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- iter_reg = fw->req1_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- /* Transmit DMA registers. */
- iter_reg = fw->xmt0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
- qla24xx_read_window(reg, 0x7610, 16, iter_reg);
- iter_reg = fw->xmt1_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
- qla24xx_read_window(reg, 0x7630, 16, iter_reg);
- iter_reg = fw->xmt2_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
- qla24xx_read_window(reg, 0x7650, 16, iter_reg);
- iter_reg = fw->xmt3_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
- qla24xx_read_window(reg, 0x7670, 16, iter_reg);
- iter_reg = fw->xmt4_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
- qla24xx_read_window(reg, 0x7690, 16, iter_reg);
- qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
- /* Receive DMA registers. */
- iter_reg = fw->rcvt0_data_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
- qla24xx_read_window(reg, 0x7710, 16, iter_reg);
- iter_reg = fw->rcvt1_data_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
- qla24xx_read_window(reg, 0x7730, 16, iter_reg);
- /* RISC registers. */
- iter_reg = fw->risc_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
- qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
- /* Local memory controller registers. */
- iter_reg = fw->lmc_reg;
- iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
- qla24xx_read_window(reg, 0x3060, 16, iter_reg);
- /* Fibre Protocol Module registers. */
- iter_reg = fw->fpm_hdw_reg;
- iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
- qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
- /* Frame Buffer registers. */
- iter_reg = fw->fb_hdw_reg;
- iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
- qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
- rval = qla24xx_soft_reset(ha);
- if (rval != QLA_SUCCESS)
- goto qla24xx_fw_dump_failed_0;
- rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
- &nxt);
- if (rval != QLA_SUCCESS)
- goto qla24xx_fw_dump_failed_0;
- nxt = qla2xxx_copy_queues(ha, nxt);
- qla24xx_copy_eft(ha, nxt);
- qla24xx_fw_dump_failed_0:
- qla2xxx_dump_post_process(base_vha, rval);
- qla24xx_fw_dump_failed:
- if (!hardware_locked)
- spin_unlock_irqrestore(&ha->hardware_lock, flags);
- }
- void
- qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
- {
- int rval;
- uint32_t cnt;
- uint32_t risc_address;
- struct qla_hw_data *ha = vha->hw;
- struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
- uint32_t __iomem *dmp_reg;
- uint32_t *iter_reg;
- uint16_t __iomem *mbx_reg;
- unsigned long flags;
- struct qla25xx_fw_dump *fw;
- uint32_t ext_mem_cnt;
- void *nxt, *nxt_chain;
- uint32_t *last_chain = NULL;
- struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
- risc_address = ext_mem_cnt = 0;
- flags = 0;
- if (!hardware_locked)
- spin_lock_irqsave(&ha->hardware_lock, flags);
- if (!ha->fw_dump) {
- qla_printk(KERN_WARNING, ha,
- "No buffer available for dump!!!\n");
- goto qla25xx_fw_dump_failed;
- }
- if (ha->fw_dumped) {
- qla_printk(KERN_WARNING, ha,
- "Firmware has been previously dumped (%p) -- ignoring "
- "request...\n", ha->fw_dump);
- goto qla25xx_fw_dump_failed;
- }
- fw = &ha->fw_dump->isp.isp25;
- qla2xxx_prep_dump(ha, ha->fw_dump);
- ha->fw_dump->version = __constant_htonl(2);
- fw->host_status = htonl(RD_REG_DWORD(®->host_status));
- /* Pause RISC. */
- rval = qla24xx_pause_risc(reg);
- if (rval != QLA_SUCCESS)
- goto qla25xx_fw_dump_failed_0;
- /* Host/Risc registers. */
- iter_reg = fw->host_risc_reg;
- iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
- qla24xx_read_window(reg, 0x7010, 16, iter_reg);
- /* PCIe registers. */
- WRT_REG_DWORD(®->iobase_addr, 0x7C00);
- RD_REG_DWORD(®->iobase_addr);
- WRT_REG_DWORD(®->iobase_window, 0x01);
- dmp_reg = ®->iobase_c4;
- fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
- fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
- fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
- fw->pcie_regs[3] = htonl(RD_REG_DWORD(®->iobase_window));
- WRT_REG_DWORD(®->iobase_window, 0x00);
- RD_REG_DWORD(®->iobase_window);
- /* Host interface registers. */
- dmp_reg = ®->flash_addr;
- for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
- fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
- /* Disable interrupts. */
- WRT_REG_DWORD(®->ictrl, 0);
- RD_REG_DWORD(®->ictrl);
- /* Shadow registers. */
- WRT_REG_DWORD(®->iobase_addr, 0x0F70);
- RD_REG_DWORD(®->iobase_addr);
- WRT_REG_DWORD(®->iobase_select, 0xB0000000);
- fw->shadow_reg[0] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0100000);
- fw->shadow_reg[1] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0200000);
- fw->shadow_reg[2] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0300000);
- fw->shadow_reg[3] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0400000);
- fw->shadow_reg[4] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0500000);
- fw->shadow_reg[5] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0600000);
- fw->shadow_reg[6] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0700000);
- fw->shadow_reg[7] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0800000);
- fw->shadow_reg[8] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0900000);
- fw->shadow_reg[9] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0A00000);
- fw->shadow_reg[10] = htonl(RD_REG_DWORD(®->iobase_sdata));
- /* RISC I/O register. */
- WRT_REG_DWORD(®->iobase_addr, 0x0010);
- fw->risc_io_reg = htonl(RD_REG_DWORD(®->iobase_window));
- /* Mailbox registers. */
- mbx_reg = ®->mailbox0;
- for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
- fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
- /* Transfer sequence registers. */
- iter_reg = fw->xseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
- qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
- iter_reg = fw->xseq_0_reg;
- iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
- qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
- qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
- /* Receive sequence registers. */
- iter_reg = fw->rseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
- qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
- iter_reg = fw->rseq_0_reg;
- iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
- qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
- qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
- qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
- /* Auxiliary sequence registers. */
- iter_reg = fw->aseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
- qla24xx_read_window(reg, 0xB070, 16, iter_reg);
- iter_reg = fw->aseq_0_reg;
- iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
- qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
- qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
- qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
- /* Command DMA registers. */
- qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
- /* Queues. */
- iter_reg = fw->req0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- iter_reg = fw->resp0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- iter_reg = fw->req1_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- /* Transmit DMA registers. */
- iter_reg = fw->xmt0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
- qla24xx_read_window(reg, 0x7610, 16, iter_reg);
- iter_reg = fw->xmt1_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
- qla24xx_read_window(reg, 0x7630, 16, iter_reg);
- iter_reg = fw->xmt2_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
- qla24xx_read_window(reg, 0x7650, 16, iter_reg);
- iter_reg = fw->xmt3_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
- qla24xx_read_window(reg, 0x7670, 16, iter_reg);
- iter_reg = fw->xmt4_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
- qla24xx_read_window(reg, 0x7690, 16, iter_reg);
- qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
- /* Receive DMA registers. */
- iter_reg = fw->rcvt0_data_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
- qla24xx_read_window(reg, 0x7710, 16, iter_reg);
- iter_reg = fw->rcvt1_data_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
- qla24xx_read_window(reg, 0x7730, 16, iter_reg);
- /* RISC registers. */
- iter_reg = fw->risc_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
- qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
- /* Local memory controller registers. */
- iter_reg = fw->lmc_reg;
- iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
- qla24xx_read_window(reg, 0x3070, 16, iter_reg);
- /* Fibre Protocol Module registers. */
- iter_reg = fw->fpm_hdw_reg;
- iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
- qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
- /* Frame Buffer registers. */
- iter_reg = fw->fb_hdw_reg;
- iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
- qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
- /* Multi queue registers */
- nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
- &last_chain);
- rval = qla24xx_soft_reset(ha);
- if (rval != QLA_SUCCESS)
- goto qla25xx_fw_dump_failed_0;
- rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
- &nxt);
- if (rval != QLA_SUCCESS)
- goto qla25xx_fw_dump_failed_0;
- nxt = qla2xxx_copy_queues(ha, nxt);
- nxt = qla24xx_copy_eft(ha, nxt);
- /* Chain entries -- started with MQ. */
- qla25xx_copy_fce(ha, nxt_chain, &last_chain);
- if (last_chain) {
- ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
- *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
- }
- qla25xx_fw_dump_failed_0:
- qla2xxx_dump_post_process(base_vha, rval);
- qla25xx_fw_dump_failed:
- if (!hardware_locked)
- spin_unlock_irqrestore(&ha->hardware_lock, flags);
- }
- void
- qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
- {
- int rval;
- uint32_t cnt;
- uint32_t risc_address;
- struct qla_hw_data *ha = vha->hw;
- struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
- uint32_t __iomem *dmp_reg;
- uint32_t *iter_reg;
- uint16_t __iomem *mbx_reg;
- unsigned long flags;
- struct qla81xx_fw_dump *fw;
- uint32_t ext_mem_cnt;
- void *nxt, *nxt_chain;
- uint32_t *last_chain = NULL;
- struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
- risc_address = ext_mem_cnt = 0;
- flags = 0;
- if (!hardware_locked)
- spin_lock_irqsave(&ha->hardware_lock, flags);
- if (!ha->fw_dump) {
- qla_printk(KERN_WARNING, ha,
- "No buffer available for dump!!!\n");
- goto qla81xx_fw_dump_failed;
- }
- if (ha->fw_dumped) {
- qla_printk(KERN_WARNING, ha,
- "Firmware has been previously dumped (%p) -- ignoring "
- "request...\n", ha->fw_dump);
- goto qla81xx_fw_dump_failed;
- }
- fw = &ha->fw_dump->isp.isp81;
- qla2xxx_prep_dump(ha, ha->fw_dump);
- fw->host_status = htonl(RD_REG_DWORD(®->host_status));
- /* Pause RISC. */
- rval = qla24xx_pause_risc(reg);
- if (rval != QLA_SUCCESS)
- goto qla81xx_fw_dump_failed_0;
- /* Host/Risc registers. */
- iter_reg = fw->host_risc_reg;
- iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
- qla24xx_read_window(reg, 0x7010, 16, iter_reg);
- /* PCIe registers. */
- WRT_REG_DWORD(®->iobase_addr, 0x7C00);
- RD_REG_DWORD(®->iobase_addr);
- WRT_REG_DWORD(®->iobase_window, 0x01);
- dmp_reg = ®->iobase_c4;
- fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
- fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
- fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
- fw->pcie_regs[3] = htonl(RD_REG_DWORD(®->iobase_window));
- WRT_REG_DWORD(®->iobase_window, 0x00);
- RD_REG_DWORD(®->iobase_window);
- /* Host interface registers. */
- dmp_reg = ®->flash_addr;
- for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
- fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
- /* Disable interrupts. */
- WRT_REG_DWORD(®->ictrl, 0);
- RD_REG_DWORD(®->ictrl);
- /* Shadow registers. */
- WRT_REG_DWORD(®->iobase_addr, 0x0F70);
- RD_REG_DWORD(®->iobase_addr);
- WRT_REG_DWORD(®->iobase_select, 0xB0000000);
- fw->shadow_reg[0] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0100000);
- fw->shadow_reg[1] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0200000);
- fw->shadow_reg[2] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0300000);
- fw->shadow_reg[3] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0400000);
- fw->shadow_reg[4] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0500000);
- fw->shadow_reg[5] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0600000);
- fw->shadow_reg[6] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0700000);
- fw->shadow_reg[7] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0800000);
- fw->shadow_reg[8] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0900000);
- fw->shadow_reg[9] = htonl(RD_REG_DWORD(®->iobase_sdata));
- WRT_REG_DWORD(®->iobase_select, 0xB0A00000);
- fw->shadow_reg[10] = htonl(RD_REG_DWORD(®->iobase_sdata));
- /* RISC I/O register. */
- WRT_REG_DWORD(®->iobase_addr, 0x0010);
- fw->risc_io_reg = htonl(RD_REG_DWORD(®->iobase_window));
- /* Mailbox registers. */
- mbx_reg = ®->mailbox0;
- for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
- fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
- /* Transfer sequence registers. */
- iter_reg = fw->xseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
- qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
- iter_reg = fw->xseq_0_reg;
- iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
- qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
- qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
- /* Receive sequence registers. */
- iter_reg = fw->rseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
- qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
- iter_reg = fw->rseq_0_reg;
- iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
- qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
- qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
- qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
- /* Auxiliary sequence registers. */
- iter_reg = fw->aseq_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
- qla24xx_read_window(reg, 0xB070, 16, iter_reg);
- iter_reg = fw->aseq_0_reg;
- iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
- qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
- qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
- qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
- /* Command DMA registers. */
- qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
- /* Queues. */
- iter_reg = fw->req0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- iter_reg = fw->resp0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- iter_reg = fw->req1_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
- dmp_reg = ®->iobase_q;
- for (cnt = 0; cnt < 7; cnt++)
- *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
- /* Transmit DMA registers. */
- iter_reg = fw->xmt0_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
- qla24xx_read_window(reg, 0x7610, 16, iter_reg);
- iter_reg = fw->xmt1_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
- qla24xx_read_window(reg, 0x7630, 16, iter_reg);
- iter_reg = fw->xmt2_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
- qla24xx_read_window(reg, 0x7650, 16, iter_reg);
- iter_reg = fw->xmt3_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
- qla24xx_read_window(reg, 0x7670, 16, iter_reg);
- iter_reg = fw->xmt4_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
- qla24xx_read_window(reg, 0x7690, 16, iter_reg);
- qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
- /* Receive DMA registers. */
- iter_reg = fw->rcvt0_data_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
- qla24xx_read_window(reg, 0x7710, 16, iter_reg);
- iter_reg = fw->rcvt1_data_dma_reg;
- iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
- qla24xx_read_window(reg, 0x7730, 16, iter_reg);
- /* RISC registers. */
- iter_reg = fw->risc_gp_reg;
- iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
- qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
- /* Local memory controller registers. */
- iter_reg = fw->lmc_reg;
- iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
- qla24xx_read_window(reg, 0x3070, 16, iter_reg);
- /* Fibre Protocol Module registers. */
- iter_reg = fw->fpm_hdw_reg;
- iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
- qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
- /* Frame Buffer registers. */
- iter_reg = fw->fb_hdw_reg;
- iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
- iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
- qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
- /* Multi queue registers */
- nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
- &last_chain);
- rval = qla24xx_soft_reset(ha);
- if (rval != QLA_SUCCESS)
- goto qla81xx_fw_dump_failed_0;
- rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
- &nxt);
- if (rval != QLA_SUCCESS)
- goto qla81xx_fw_dump_failed_0;
- nxt = qla2xxx_copy_queues(ha, nxt);
- nxt = qla24xx_copy_eft(ha, nxt);
- /* Chain entries -- started with MQ. */
- qla25xx_copy_fce(ha, nxt_chain, &last_chain);
- if (last_chain) {
- ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
- *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
- }
- qla81xx_fw_dump_failed_0:
- qla2xxx_dump_post_process(base_vha, rval);
- qla81xx_fw_dump_failed:
- if (!hardware_locked)
- spin_unlock_irqrestore(&ha->hardware_lock, flags);
- }
- /****************************************************************************/
- /* Driver Debug Functions. */
- /****************************************************************************/
- void
- qla2x00_dump_regs(scsi_qla_host_t *vha)
- {
- int i;
- struct qla_hw_data *ha = vha->hw;
- struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
- struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
- uint16_t __iomem *mbx_reg;
- mbx_reg = IS_FWI2_CAPABLE(ha) ? ®24->mailbox0:
- MAILBOX_REG(ha, reg, 0);
- printk("Mailbox registers:\n");
- for (i = 0; i < 6; i++)
- printk("scsi(%ld): mbox %d 0x%04x \n", vha->host_no, i,
- RD_REG_WORD(mbx_reg++));
- }
- void
- qla2x00_dump_buffer(uint8_t * b, uint32_t size)
- {
- uint32_t cnt;
- uint8_t c;
- printk(" 0 1 2 3 4 5 6 7 8 9 "
- "Ah Bh Ch Dh Eh Fh\n");
- printk("----------------------------------------"
- "----------------------\n");
- for (cnt = 0; cnt < size;) {
- c = *b++;
- printk("%02x",(uint32_t) c);
- cnt++;
- if (!(cnt % 16))
- printk("\n");
- else
- printk(" ");
- }
- if (cnt % 16)
- printk("\n");
- }
- void
- qla2x00_dump_buffer_zipped(uint8_t *b, uint32_t size)
- {
- uint32_t cnt;
- uint8_t c;
- uint8_t last16[16], cur16[16];
- uint32_t lc = 0, num_same16 = 0, j;
- printk(KERN_DEBUG " 0 1 2 3 4 5 6 7 8 9 "
- "Ah Bh Ch Dh Eh Fh\n");
- printk(KERN_DEBUG "----------------------------------------"
- "----------------------\n");
- for (cnt = 0; cnt < size;) {
- c = *b++;
- cur16[lc++] = c;
- cnt++;
- if (cnt % 16)
- continue;
- /* We have 16 now */
- lc = 0;
- if (num_same16 == 0) {
- memcpy(last16, cur16, 16);
- num_same16++;
- continue;
- }
- if (memcmp(cur16, last16, 16) == 0) {
- num_same16++;
- continue;
- }
- for (j = 0; j < 16; j++)
- printk(KERN_DEBUG "%02x ", (uint32_t)last16[j]);
- printk(KERN_DEBUG "\n");
- if (num_same16 > 1)
- printk(KERN_DEBUG "> prev pattern repeats (%u)"
- "more times\n", num_same16-1);
- memcpy(last16, cur16, 16);
- num_same16 = 1;
- }
- if (num_same16) {
- for (j = 0; j < 16; j++)
- printk(KERN_DEBUG "%02x ", (uint32_t)last16[j]);
- printk(KERN_DEBUG "\n");
- if (num_same16 > 1)
- printk(KERN_DEBUG "> prev pattern repeats (%u)"
- "more times\n", num_same16-1);
- }
- if (lc) {
- for (j = 0; j < lc; j++)
- printk(KERN_DEBUG "%02x ", (uint32_t)cur16[j]);
- printk(KERN_DEBUG "\n");
- }
- }
|