1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030 |
- #ifndef _PMC8001_REG_H_
- #define _PMC8001_REG_H_
- #include <linux/types.h>
- #include <scsi/libsas.h>
- #define OPC_INB_ECHO 1
- #define OPC_INB_PHYSTART 4
- #define OPC_INB_PHYSTOP 5
- #define OPC_INB_SSPINIIOSTART 6
- #define OPC_INB_SSPINITMSTART 7
- #define OPC_INB_SSPINIEXTIOSTART 8
- #define OPC_INB_DEV_HANDLE_ACCEPT 9
- #define OPC_INB_SSPTGTIOSTART 10
- #define OPC_INB_SSPTGTRSPSTART 11
- #define OPC_INB_SSPINIEDCIOSTART 12
- #define OPC_INB_SSPINIEXTEDCIOSTART 13
- #define OPC_INB_SSPTGTEDCIOSTART 14
- #define OPC_INB_SSP_ABORT 15
- #define OPC_INB_DEREG_DEV_HANDLE 16
- #define OPC_INB_GET_DEV_HANDLE 17
- #define OPC_INB_SMP_REQUEST 18
- #define OPC_INB_SMP_RESPONSE 19
- #define OPC_INB_SMP_ABORT 20
- #define OPC_INB_REG_DEV 22
- #define OPC_INB_SATA_HOST_OPSTART 23
- #define OPC_INB_SATA_ABORT 24
- #define OPC_INB_LOCAL_PHY_CONTROL 25
- #define OPC_INB_GET_DEV_INFO 26
- #define OPC_INB_FW_FLASH_UPDATE 32
- #define OPC_INB_GPIO 34
- #define OPC_INB_SAS_DIAG_MODE_START_END 35
- #define OPC_INB_SAS_DIAG_EXECUTE 36
- #define OPC_INB_SAS_HW_EVENT_ACK 37
- #define OPC_INB_GET_TIME_STAMP 38
- #define OPC_INB_PORT_CONTROL 39
- #define OPC_INB_GET_NVMD_DATA 40
- #define OPC_INB_SET_NVMD_DATA 41
- #define OPC_INB_SET_DEVICE_STATE 42
- #define OPC_INB_GET_DEVICE_STATE 43
- #define OPC_INB_SET_DEV_INFO 44
- #define OPC_INB_SAS_RE_INITIALIZE 45
- #define OPC_OUB_ECHO 1
- #define OPC_OUB_HW_EVENT 4
- #define OPC_OUB_SSP_COMP 5
- #define OPC_OUB_SMP_COMP 6
- #define OPC_OUB_LOCAL_PHY_CNTRL 7
- #define OPC_OUB_DEV_REGIST 10
- #define OPC_OUB_DEREG_DEV 11
- #define OPC_OUB_GET_DEV_HANDLE 12
- #define OPC_OUB_SATA_COMP 13
- #define OPC_OUB_SATA_EVENT 14
- #define OPC_OUB_SSP_EVENT 15
- #define OPC_OUB_DEV_HANDLE_ARRIV 16
- #define OPC_OUB_SMP_RECV_EVENT 17
- #define OPC_OUB_SSP_RECV_EVENT 18
- #define OPC_OUB_DEV_INFO 19
- #define OPC_OUB_FW_FLASH_UPDATE 20
- #define OPC_OUB_GPIO_RESPONSE 22
- #define OPC_OUB_GPIO_EVENT 23
- #define OPC_OUB_GENERAL_EVENT 24
- #define OPC_OUB_SSP_ABORT_RSP 26
- #define OPC_OUB_SATA_ABORT_RSP 27
- #define OPC_OUB_SAS_DIAG_MODE_START_END 28
- #define OPC_OUB_SAS_DIAG_EXECUTE 29
- #define OPC_OUB_GET_TIME_STAMP 30
- #define OPC_OUB_SAS_HW_EVENT_ACK 31
- #define OPC_OUB_PORT_CONTROL 32
- #define OPC_OUB_SKIP_ENTRY 33
- #define OPC_OUB_SMP_ABORT_RSP 34
- #define OPC_OUB_GET_NVMD_DATA 35
- #define OPC_OUB_SET_NVMD_DATA 36
- #define OPC_OUB_DEVICE_HANDLE_REMOVAL 37
- #define OPC_OUB_SET_DEVICE_STATE 38
- #define OPC_OUB_GET_DEVICE_STATE 39
- #define OPC_OUB_SET_DEV_INFO 40
- #define OPC_OUB_SAS_RE_INITIALIZE 41
- #define SPINHOLD_DISABLE (0x00 << 14)
- #define SPINHOLD_ENABLE (0x01 << 14)
- #define LINKMODE_SAS (0x01 << 12)
- #define LINKMODE_DSATA (0x02 << 12)
- #define LINKMODE_AUTO (0x03 << 12)
- #define LINKRATE_15 (0x01 << 8)
- #define LINKRATE_30 (0x02 << 8)
- #define LINKRATE_60 (0x04 << 8)
- struct mpi_msg_hdr{
- __le32 header;
-
-
-
-
-
-
- } __attribute__((packed, aligned(4)));
- struct phy_start_req {
- __le32 tag;
- __le32 ase_sh_lm_slr_phyid;
- struct sas_identify_frame sas_identify;
- u32 reserved[5];
- } __attribute__((packed, aligned(4)));
- struct phy_stop_req {
- __le32 tag;
- __le32 phy_id;
- u32 reserved[13];
- } __attribute__((packed, aligned(4)));
- struct set_dev_bits_fis {
- u8 fis_type;
- u8 n_i_pmport;
-
-
-
-
- u8 status;
- u8 error;
- u32 _r_a;
- } __attribute__ ((packed));
- struct pio_setup_fis {
- u8 fis_type;
- u8 i_d_pmPort;
-
-
-
-
-
- u8 status;
- u8 error;
- u8 lbal;
- u8 lbam;
- u8 lbah;
- u8 device;
- u8 lbal_exp;
- u8 lbam_exp;
- u8 lbah_exp;
- u8 _r_a;
- u8 sector_count;
- u8 sector_count_exp;
- u8 _r_b;
- u8 e_status;
- u8 _r_c[2];
- u8 transfer_count;
- } __attribute__ ((packed));
- struct sata_completion_resp {
- __le32 tag;
- __le32 status;
- __le32 param;
- u32 sata_resp[12];
- } __attribute__((packed, aligned(4)));
- struct hw_event_resp {
- __le32 lr_evt_status_phyid_portid;
- __le32 evt_param;
- __le32 npip_portstate;
- struct sas_identify_frame sas_identify;
- struct dev_to_host_fis sata_fis;
- } __attribute__((packed, aligned(4)));
- struct reg_dev_req {
- __le32 tag;
- __le32 phyid_portid;
- __le32 dtype_dlr_retry;
- __le32 firstburstsize_ITNexustimeout;
- u8 sas_addr[SAS_ADDR_SIZE];
- __le32 upper_device_id;
- u32 reserved[8];
- } __attribute__((packed, aligned(4)));
- struct dereg_dev_req {
- __le32 tag;
- __le32 device_id;
- u32 reserved[13];
- } __attribute__((packed, aligned(4)));
- struct dev_reg_resp {
- __le32 tag;
- __le32 status;
- __le32 device_id;
- u32 reserved[12];
- } __attribute__((packed, aligned(4)));
- struct local_phy_ctl_req {
- __le32 tag;
- __le32 phyop_phyid;
- u32 reserved1[13];
- } __attribute__((packed, aligned(4)));
- struct local_phy_ctl_resp {
- __le32 tag;
- __le32 phyop_phyid;
- __le32 status;
- u32 reserved[12];
- } __attribute__((packed, aligned(4)));
- #define OP_BITS 0x0000FF00
- #define ID_BITS 0x0000000F
- struct port_ctl_req {
- __le32 tag;
- __le32 portop_portid;
- __le32 param0;
- __le32 param1;
- u32 reserved1[11];
- } __attribute__((packed, aligned(4)));
- struct hw_event_ack_req {
- __le32 tag;
- __le32 sea_phyid_portid;
- __le32 param0;
- __le32 param1;
- u32 reserved1[11];
- } __attribute__((packed, aligned(4)));
- struct ssp_completion_resp {
- __le32 tag;
- __le32 status;
- __le32 param;
- __le32 ssptag_rescv_rescpad;
- struct ssp_response_iu ssp_resp_iu;
- __le32 residual_count;
- } __attribute__((packed, aligned(4)));
- #define SSP_RESCV_BIT 0x00010000
- struct sata_event_resp {
- __le32 tag;
- __le32 event;
- __le32 port_id;
- __le32 device_id;
- u32 reserved[11];
- } __attribute__((packed, aligned(4)));
- struct ssp_event_resp {
- __le32 tag;
- __le32 event;
- __le32 port_id;
- __le32 device_id;
- u32 reserved[11];
- } __attribute__((packed, aligned(4)));
- struct general_event_resp {
- __le32 status;
- __le32 inb_IOMB_payload[14];
- } __attribute__((packed, aligned(4)));
- #define GENERAL_EVENT_PAYLOAD 14
- #define OPCODE_BITS 0x00000fff
- struct smp_req {
- __le32 tag;
- __le32 device_id;
- __le32 len_ip_ir;
-
-
-
-
-
- u8 smp_req16[16];
- union {
- u8 smp_req[32];
- struct {
- __le64 long_req_addr;
- __le32 long_req_size;
- u32 _r_a;
- __le64 long_resp_addr;
- __le32 long_resp_size;
- u32 _r_b;
- } long_smp_req;
- };
- } __attribute__((packed, aligned(4)));
- struct smp_completion_resp {
- __le32 tag;
- __le32 status;
- __le32 param;
- __le32 _r_a[12];
- } __attribute__((packed, aligned(4)));
- struct task_abort_req {
- __le32 tag;
- __le32 device_id;
- __le32 tag_to_abort;
- __le32 abort_all;
- u32 reserved[11];
- } __attribute__((packed, aligned(4)));
- #define ABORT_MASK 0x3
- #define ABORT_SINGLE 0x0
- #define ABORT_ALL 0x1
- struct task_abort_resp {
- __le32 tag;
- __le32 status;
- __le32 scp;
- u32 reserved[12];
- } __attribute__((packed, aligned(4)));
- struct sas_diag_start_end_req {
- __le32 tag;
- __le32 operation_phyid;
- u32 reserved[13];
- } __attribute__((packed, aligned(4)));
- struct sas_diag_execute_req{
- __le32 tag;
- __le32 cmdtype_cmddesc_phyid;
- __le32 pat1_pat2;
- __le32 threshold;
- __le32 codepat_errmsk;
- __le32 pmon;
- __le32 pERF1CTL;
- u32 reserved[8];
- } __attribute__((packed, aligned(4)));
- #define SAS_DIAG_PARAM_BYTES 24
- struct set_dev_state_req {
- __le32 tag;
- __le32 device_id;
- __le32 nds;
- u32 reserved[12];
- } __attribute__((packed, aligned(4)));
- struct sas_re_initialization_req {
- __le32 tag;
- __le32 SSAHOLT;
- __le32 reserved_maxPorts;
- __le32 open_reject_cmdretries_data_retries;
- __le32 sata_hol_tmo;
- u32 reserved1[10];
- } __attribute__((packed, aligned(4)));
- struct sata_start_req {
- __le32 tag;
- __le32 device_id;
- __le32 data_len;
- __le32 ncqtag_atap_dir_m;
- struct host_to_dev_fis sata_fis;
- u32 reserved1;
- u32 reserved2;
- u32 addr_low;
- u32 addr_high;
- __le32 len;
- __le32 esgl;
- } __attribute__((packed, aligned(4)));
- struct ssp_ini_tm_start_req {
- __le32 tag;
- __le32 device_id;
- __le32 relate_tag;
- __le32 tmf;
- u8 lun[8];
- __le32 ds_ads_m;
- u32 reserved[8];
- } __attribute__((packed, aligned(4)));
- struct ssp_info_unit {
- u8 lun[8];
- u8 reserved1;
- u8 efb_prio_attr;
-
-
-
- u8 reserved2;
- u8 additional_cdb_len;
-
-
- u8 cdb[16];
- } __attribute__((packed, aligned(4)));
- struct ssp_ini_io_start_req {
- __le32 tag;
- __le32 device_id;
- __le32 data_len;
- __le32 dir_m_tlr;
- struct ssp_info_unit ssp_iu;
- __le32 addr_low;
- __le32 addr_high;
- __le32 len;
- __le32 esgl;
- } __attribute__((packed, aligned(4)));
- struct fw_flash_Update_req {
- __le32 tag;
- __le32 cur_image_offset;
- __le32 cur_image_len;
- __le32 total_image_len;
- u32 reserved0[7];
- __le32 sgl_addr_lo;
- __le32 sgl_addr_hi;
- __le32 len;
- __le32 ext_reserved;
- } __attribute__((packed, aligned(4)));
- #define FWFLASH_IOMB_RESERVED_LEN 0x07
- struct fw_flash_Update_resp {
- dma_addr_t tag;
- __le32 status;
- u32 reserved[13];
- } __attribute__((packed, aligned(4)));
- struct get_nvm_data_req {
- __le32 tag;
- __le32 len_ir_vpdd;
- __le32 vpd_offset;
- u32 reserved[8];
- __le32 resp_addr_lo;
- __le32 resp_addr_hi;
- __le32 resp_len;
- u32 reserved1;
- } __attribute__((packed, aligned(4)));
- struct set_nvm_data_req {
- __le32 tag;
- __le32 len_ir_vpdd;
- __le32 vpd_offset;
- u32 reserved[8];
- __le32 resp_addr_lo;
- __le32 resp_addr_hi;
- __le32 resp_len;
- u32 reserved1;
- } __attribute__((packed, aligned(4)));
- #define TWI_DEVICE 0x0
- #define C_SEEPROM 0x1
- #define VPD_FLASH 0x4
- #define AAP1_RDUMP 0x5
- #define IOP_RDUMP 0x6
- #define EXPAN_ROM 0x7
- #define IPMode 0x80000000
- #define NVMD_TYPE 0x0000000F
- #define NVMD_STAT 0x0000FFFF
- #define NVMD_LEN 0xFF000000
- struct get_nvm_data_resp {
- __le32 tag;
- __le32 ir_tda_bn_dps_das_nvm;
- __le32 dlen_status;
- __le32 nvm_data[12];
- } __attribute__((packed, aligned(4)));
- struct sas_diag_start_end_resp {
- __le32 tag;
- __le32 status;
- u32 reserved[13];
- } __attribute__((packed, aligned(4)));
- struct sas_diag_execute_resp {
- __le32 tag;
- __le32 cmdtype_cmddesc_phyid;
- __le32 Status;
- __le32 ReportData;
- u32 reserved[11];
- } __attribute__((packed, aligned(4)));
- struct set_dev_state_resp {
- __le32 tag;
- __le32 status;
- __le32 device_id;
- __le32 pds_nds;
- u32 reserved[11];
- } __attribute__((packed, aligned(4)));
- #define NDS_BITS 0x0F
- #define PDS_BITS 0xF0
- #define HW_EVENT_RESET_START 0x01
- #define HW_EVENT_CHIP_RESET_COMPLETE 0x02
- #define HW_EVENT_PHY_STOP_STATUS 0x03
- #define HW_EVENT_SAS_PHY_UP 0x04
- #define HW_EVENT_SATA_PHY_UP 0x05
- #define HW_EVENT_SATA_SPINUP_HOLD 0x06
- #define HW_EVENT_PHY_DOWN 0x07
- #define HW_EVENT_PORT_INVALID 0x08
- #define HW_EVENT_BROADCAST_CHANGE 0x09
- #define HW_EVENT_PHY_ERROR 0x0A
- #define HW_EVENT_BROADCAST_SES 0x0B
- #define HW_EVENT_INBOUND_CRC_ERROR 0x0C
- #define HW_EVENT_HARD_RESET_RECEIVED 0x0D
- #define HW_EVENT_MALFUNCTION 0x0E
- #define HW_EVENT_ID_FRAME_TIMEOUT 0x0F
- #define HW_EVENT_BROADCAST_EXP 0x10
- #define HW_EVENT_PHY_START_STATUS 0x11
- #define HW_EVENT_LINK_ERR_INVALID_DWORD 0x12
- #define HW_EVENT_LINK_ERR_DISPARITY_ERROR 0x13
- #define HW_EVENT_LINK_ERR_CODE_VIOLATION 0x14
- #define HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH 0x15
- #define HW_EVENT_LINK_ERR_PHY_RESET_FAILED 0x16
- #define HW_EVENT_PORT_RECOVERY_TIMER_TMO 0x17
- #define HW_EVENT_PORT_RECOVER 0x18
- #define HW_EVENT_PORT_RESET_TIMER_TMO 0x19
- #define HW_EVENT_PORT_RESET_COMPLETE 0x20
- #define EVENT_BROADCAST_ASYNCH_EVENT 0x21
- #define PORT_NOT_ESTABLISHED 0x00
- #define PORT_VALID 0x01
- #define PORT_LOSTCOMM 0x02
- #define PORT_IN_RESET 0x04
- #define PORT_INVALID 0x08
- #define IO_SUCCESS 0x00
- #define IO_ABORTED 0x01
- #define IO_OVERFLOW 0x02
- #define IO_UNDERFLOW 0x03
- #define IO_FAILED 0x04
- #define IO_ABORT_RESET 0x05
- #define IO_NOT_VALID 0x06
- #define IO_NO_DEVICE 0x07
- #define IO_ILLEGAL_PARAMETER 0x08
- #define IO_LINK_FAILURE 0x09
- #define IO_PROG_ERROR 0x0A
- #define IO_EDC_IN_ERROR 0x0B
- #define IO_EDC_OUT_ERROR 0x0C
- #define IO_ERROR_HW_TIMEOUT 0x0D
- #define IO_XFER_ERROR_BREAK 0x0E
- #define IO_XFER_ERROR_PHY_NOT_READY 0x0F
- #define IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED 0x10
- #define IO_OPEN_CNX_ERROR_ZONE_VIOLATION 0x11
- #define IO_OPEN_CNX_ERROR_BREAK 0x12
- #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS 0x13
- #define IO_OPEN_CNX_ERROR_BAD_DESTINATION 0x14
- #define IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED 0x15
- #define IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY 0x16
- #define IO_OPEN_CNX_ERROR_WRONG_DESTINATION 0x17
- #define IO_OPEN_CNX_ERROR_UNKNOWN_ERROR 0x18
- #define IO_XFER_ERROR_NAK_RECEIVED 0x19
- #define IO_XFER_ERROR_ACK_NAK_TIMEOUT 0x1A
- #define IO_XFER_ERROR_PEER_ABORTED 0x1B
- #define IO_XFER_ERROR_RX_FRAME 0x1C
- #define IO_XFER_ERROR_DMA 0x1D
- #define IO_XFER_ERROR_CREDIT_TIMEOUT 0x1E
- #define IO_XFER_ERROR_SATA_LINK_TIMEOUT 0x1F
- #define IO_XFER_ERROR_SATA 0x20
- #define IO_XFER_ERROR_ABORTED_DUE_TO_SRST 0x22
- #define IO_XFER_ERROR_REJECTED_NCQ_MODE 0x21
- #define IO_XFER_ERROR_ABORTED_NCQ_MODE 0x23
- #define IO_XFER_OPEN_RETRY_TIMEOUT 0x24
- #define IO_XFER_SMP_RESP_CONNECTION_ERROR 0x25
- #define IO_XFER_ERROR_UNEXPECTED_PHASE 0x26
- #define IO_XFER_ERROR_XFER_RDY_OVERRUN 0x27
- #define IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED 0x28
- #define IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT 0x30
- #define IO_XFER_ERROR_CMD_ISSUE_BREAK_BEFORE_ACK_NAK 0x31
- #define IO_XFER_ERROR_CMD_ISSUE_PHY_DOWN_BEFORE_ACK_NAK 0x32
- #define IO_XFER_ERROR_OFFSET_MISMATCH 0x34
- #define IO_XFER_ERROR_XFER_ZERO_DATA_LEN 0x35
- #define IO_XFER_CMD_FRAME_ISSUED 0x36
- #define IO_ERROR_INTERNAL_SMP_RESOURCE 0x37
- #define IO_PORT_IN_RESET 0x38
- #define IO_DS_NON_OPERATIONAL 0x39
- #define IO_DS_IN_RECOVERY 0x3A
- #define IO_TM_TAG_NOT_FOUND 0x3B
- #define IO_XFER_PIO_SETUP_ERROR 0x3C
- #define IO_SSP_EXT_IU_ZERO_LEN_ERROR 0x3D
- #define IO_DS_IN_ERROR 0x3E
- #define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY 0x3F
- #define IO_ABORT_IN_PROGRESS 0x40
- #define IO_ABORT_DELAYED 0x41
- #define IO_INVALID_LENGTH 0x42
- #define IO_ERROR_UNKNOWN_GENERIC 0x43
- #define SPC_MSGU_CFG_TABLE_UPDATE 0x01
- #define SPC_MSGU_CFG_TABLE_RESET 0x02
- #define SPC_MSGU_CFG_TABLE_FREEZE 0x04
- #define SPC_MSGU_CFG_TABLE_UNFREEZE 0x08
- #define MSGU_IBDB_SET 0x04
- #define MSGU_HOST_INT_STATUS 0x08
- #define MSGU_HOST_INT_MASK 0x0C
- #define MSGU_IOPIB_INT_STATUS 0x18
- #define MSGU_IOPIB_INT_MASK 0x1C
- #define MSGU_IBDB_CLEAR 0x20
- #define MSGU_MSGU_CONTROL 0x24
- #define MSGU_ODR 0x3C
- #define MSGU_ODCR 0x40
- #define MSGU_SCRATCH_PAD_0 0x44
- #define MSGU_SCRATCH_PAD_1 0x48
- #define MSGU_SCRATCH_PAD_2 0x4C
- #define MSGU_SCRATCH_PAD_3 0x50
- #define MSGU_HOST_SCRATCH_PAD_0 0x54
- #define MSGU_HOST_SCRATCH_PAD_1 0x58
- #define MSGU_HOST_SCRATCH_PAD_2 0x5C
- #define MSGU_HOST_SCRATCH_PAD_3 0x60
- #define MSGU_HOST_SCRATCH_PAD_4 0x64
- #define MSGU_HOST_SCRATCH_PAD_5 0x68
- #define MSGU_HOST_SCRATCH_PAD_6 0x6C
- #define MSGU_HOST_SCRATCH_PAD_7 0x70
- #define MSGU_ODMR 0x74
- #define ODMR_MASK_ALL 0xFFFFFFFF
- #define ODMR_CLEAR_ALL 0
- #define ODCR_CLEAR_ALL 0xFFFFFFFF
- #define MSIX_TABLE_OFFSET 0x2000
- #define MSIX_TABLE_ELEMENT_SIZE 0x10
- #define MSIX_INTERRUPT_CONTROL_OFFSET 0xC
- #define MSIX_TABLE_BASE (MSIX_TABLE_OFFSET + MSIX_INTERRUPT_CONTROL_OFFSET)
- #define MSIX_INTERRUPT_DISABLE 0x1
- #define MSIX_INTERRUPT_ENABLE 0x0
- #define SCRATCH_PAD1_POR 0x00
- #define SCRATCH_PAD1_SFR 0x01
- #define SCRATCH_PAD1_ERR 0x02
- #define SCRATCH_PAD1_RDY 0x03
- #define SCRATCH_PAD1_RST 0x04
- #define SCRATCH_PAD1_AAP1RDY_RST 0x08
- #define SCRATCH_PAD1_STATE_MASK 0xFFFFFFF0
- #define SCRATCH_PAD1_RESERVED 0x000003F8
-
- #define SCRATCH_PAD2_POR 0x00
- #define SCRATCH_PAD2_SFR 0x01
- #define SCRATCH_PAD2_ERR 0x02
- #define SCRATCH_PAD2_RDY 0x03
- #define SCRATCH_PAD2_FWRDY_RST 0x04
- #define SCRATCH_PAD2_IOPRDY_RST 0x08
- #define SCRATCH_PAD2_STATE_MASK 0xFFFFFFF4
- #define SCRATCH_PAD2_RESERVED 0x000003FC
- #define SCRATCH_PAD_ERROR_MASK 0xFFFFFC00
- #define SCRATCH_PAD_STATE_MASK 0x00000003
- #define MAIN_SIGNATURE_OFFSET 0x00
- #define MAIN_INTERFACE_REVISION 0x04
- #define MAIN_FW_REVISION 0x08
- #define MAIN_MAX_OUTSTANDING_IO_OFFSET 0x0C
- #define MAIN_MAX_SGL_OFFSET 0x10
- #define MAIN_CNTRL_CAP_OFFSET 0x14
- #define MAIN_GST_OFFSET 0x18
- #define MAIN_IBQ_OFFSET 0x1C
- #define MAIN_OBQ_OFFSET 0x20
- #define MAIN_IQNPPD_HPPD_OFFSET 0x24
- #define MAIN_OB_HW_EVENT_PID03_OFFSET 0x28
- #define MAIN_OB_HW_EVENT_PID47_OFFSET 0x2C
- #define MAIN_OB_NCQ_EVENT_PID03_OFFSET 0x30
- #define MAIN_OB_NCQ_EVENT_PID47_OFFSET 0x34
- #define MAIN_TITNX_EVENT_PID03_OFFSET 0x38
- #define MAIN_TITNX_EVENT_PID47_OFFSET 0x3C
- #define MAIN_OB_SSP_EVENT_PID03_OFFSET 0x40
- #define MAIN_OB_SSP_EVENT_PID47_OFFSET 0x44
- #define MAIN_OB_SMP_EVENT_PID03_OFFSET 0x48
- #define MAIN_OB_SMP_EVENT_PID47_OFFSET 0x4C
- #define MAIN_EVENT_LOG_ADDR_HI 0x50
- #define MAIN_EVENT_LOG_ADDR_LO 0x54
- #define MAIN_EVENT_LOG_BUFF_SIZE 0x58
- #define MAIN_EVENT_LOG_OPTION 0x5C
- #define MAIN_IOP_EVENT_LOG_ADDR_HI 0x60
- #define MAIN_IOP_EVENT_LOG_ADDR_LO 0x64
- #define MAIN_IOP_EVENT_LOG_BUFF_SIZE 0x68
- #define MAIN_IOP_EVENT_LOG_OPTION 0x6C
- #define MAIN_FATAL_ERROR_INTERRUPT 0x70
- #define MAIN_FATAL_ERROR_RDUMP0_OFFSET 0x74
- #define MAIN_FATAL_ERROR_RDUMP0_LENGTH 0x78
- #define MAIN_FATAL_ERROR_RDUMP1_OFFSET 0x7C
- #define MAIN_FATAL_ERROR_RDUMP1_LENGTH 0x80
- #define MAIN_HDA_FLAGS_OFFSET 0x84
- #define MAIN_ANALOG_SETUP_OFFSET 0x88
- #define GST_GSTLEN_MPIS_OFFSET 0x00
- #define GST_IQ_FREEZE_STATE0_OFFSET 0x04
- #define GST_IQ_FREEZE_STATE1_OFFSET 0x08
- #define GST_MSGUTCNT_OFFSET 0x0C
- #define GST_IOPTCNT_OFFSET 0x10
- #define GST_PHYSTATE_OFFSET 0x18
- #define GST_PHYSTATE0_OFFSET 0x18
- #define GST_PHYSTATE1_OFFSET 0x1C
- #define GST_PHYSTATE2_OFFSET 0x20
- #define GST_PHYSTATE3_OFFSET 0x24
- #define GST_PHYSTATE4_OFFSET 0x28
- #define GST_PHYSTATE5_OFFSET 0x2C
- #define GST_PHYSTATE6_OFFSET 0x30
- #define GST_PHYSTATE7_OFFSET 0x34
- #define GST_RERRINFO_OFFSET 0x44
- #define GST_MPI_STATE_UNINIT 0x00
- #define GST_MPI_STATE_INIT 0x01
- #define GST_MPI_STATE_TERMINATION 0x02
- #define GST_MPI_STATE_ERROR 0x03
- #define GST_MPI_STATE_MASK 0x07
- #define MBIC_NMI_ENABLE_VPE0_IOP 0x000418
- #define MBIC_NMI_ENABLE_VPE0_AAP1 0x000418
- #define PCIE_EVENT_INTERRUPT_ENABLE 0x003040
- #define PCIE_EVENT_INTERRUPT 0x003044
- #define PCIE_ERROR_INTERRUPT_ENABLE 0x003048
- #define PCIE_ERROR_INTERRUPT 0x00304C
- #define SPC_SOFT_RESET_SIGNATURE 0x252acbcd
- #define SPC_REG_RESET 0x000000
- #define SPC_REG_RESET_OSSP 0x00000001
- #define SPC_REG_RESET_RAAE 0x00000002
- #define SPC_REG_RESET_PCS_SPBC 0x00000004
- #define SPC_REG_RESET_PCS_IOP_SS 0x00000008
- #define SPC_REG_RESET_PCS_AAP1_SS 0x00000010
- #define SPC_REG_RESET_PCS_AAP2_SS 0x00000020
- #define SPC_REG_RESET_PCS_LM 0x00000040
- #define SPC_REG_RESET_PCS 0x00000080
- #define SPC_REG_RESET_GSM 0x00000100
- #define SPC_REG_RESET_DDR2 0x00010000
- #define SPC_REG_RESET_BDMA_CORE 0x00020000
- #define SPC_REG_RESET_BDMA_SXCBI 0x00040000
- #define SPC_REG_RESET_PCIE_AL_SXCBI 0x00080000
- #define SPC_REG_RESET_PCIE_PWR 0x00100000
- #define SPC_REG_RESET_PCIE_SFT 0x00200000
- #define SPC_REG_RESET_PCS_SXCBI 0x00400000
- #define SPC_REG_RESET_LMS_SXCBI 0x00800000
- #define SPC_REG_RESET_PMIC_SXCBI 0x01000000
- #define SPC_REG_RESET_PMIC_CORE 0x02000000
- #define SPC_REG_RESET_PCIE_PC_SXCBI 0x04000000
- #define SPC_REG_RESET_DEVICE 0x80000000
- #define SPC_IBW_AXI_TRANSLATION_LOW 0x003258
- #define MBIC_AAP1_ADDR_BASE 0x060000
- #define MBIC_IOP_ADDR_BASE 0x070000
- #define GSM_ADDR_BASE 0x0700000
- #define GSM_CONFIG_RESET 0x00000000
- #define RAM_ECC_DB_ERR 0x00000018
- #define GSM_READ_ADDR_PARITY_INDIC 0x00000058
- #define GSM_WRITE_ADDR_PARITY_INDIC 0x00000060
- #define GSM_WRITE_DATA_PARITY_INDIC 0x00000068
- #define GSM_READ_ADDR_PARITY_CHECK 0x00000038
- #define GSM_WRITE_ADDR_PARITY_CHECK 0x00000040
- #define GSM_WRITE_DATA_PARITY_CHECK 0x00000048
- #define RB6_ACCESS_REG 0x6A0000
- #define HDAC_EXEC_CMD 0x0002
- #define HDA_C_PA 0xcb
- #define HDA_SEQ_ID_BITS 0x00ff0000
- #define HDA_GSM_OFFSET_BITS 0x00FFFFFF
- #define MBIC_AAP1_ADDR_BASE 0x060000
- #define MBIC_IOP_ADDR_BASE 0x070000
- #define GSM_ADDR_BASE 0x0700000
- #define SPC_TOP_LEVEL_ADDR_BASE 0x000000
- #define GSM_CONFIG_RESET_VALUE 0x00003b00
- #define GPIO_ADDR_BASE 0x00090000
- #define GPIO_GPIO_0_0UTPUT_CTL_OFFSET 0x0000010c
- #define SPC_RB6_OFFSET 0x80C0
- #define RB6_MAGIC_NUMBER_RST 0x1234
- #define DEVREG_SUCCESS 0x00
- #define DEVREG_FAILURE_OUT_OF_RESOURCE 0x01
- #define DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED 0x02
- #define DEVREG_FAILURE_INVALID_PHY_ID 0x03
- #define DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED 0x04
- #define DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE 0x05
- #define DEVREG_FAILURE_PORT_NOT_VALID_STATE 0x06
- #define DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID 0x07
- #endif
|