mv_chips.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * Marvell 88SE64xx/88SE94xx register IO interface
  3. *
  4. * Copyright 2007 Red Hat, Inc.
  5. * Copyright 2008 Marvell. <kewei@marvell.com>
  6. * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
  7. *
  8. * This file is licensed under GPLv2.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; version 2 of the
  13. * License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  23. * USA
  24. */
  25. #ifndef _MV_CHIPS_H_
  26. #define _MV_CHIPS_H_
  27. #define mr32(reg) readl(regs + reg)
  28. #define mw32(reg, val) writel((val), regs + reg)
  29. #define mw32_f(reg, val) do { \
  30. mw32(reg, val); \
  31. mr32(reg); \
  32. } while (0)
  33. #define iow32(reg, val) outl(val, (unsigned long)(regs + reg))
  34. #define ior32(reg) inl((unsigned long)(regs + reg))
  35. #define iow16(reg, val) outw((unsigned long)(val, regs + reg))
  36. #define ior16(reg) inw((unsigned long)(regs + reg))
  37. #define iow8(reg, val) outb((unsigned long)(val, regs + reg))
  38. #define ior8(reg) inb((unsigned long)(regs + reg))
  39. static inline u32 mvs_cr32(struct mvs_info *mvi, u32 addr)
  40. {
  41. void __iomem *regs = mvi->regs;
  42. mw32(MVS_CMD_ADDR, addr);
  43. return mr32(MVS_CMD_DATA);
  44. }
  45. static inline void mvs_cw32(struct mvs_info *mvi, u32 addr, u32 val)
  46. {
  47. void __iomem *regs = mvi->regs;
  48. mw32(MVS_CMD_ADDR, addr);
  49. mw32(MVS_CMD_DATA, val);
  50. }
  51. static inline u32 mvs_read_phy_ctl(struct mvs_info *mvi, u32 port)
  52. {
  53. void __iomem *regs = mvi->regs;
  54. return (port < 4) ? mr32(MVS_P0_SER_CTLSTAT + port * 4) :
  55. mr32(MVS_P4_SER_CTLSTAT + (port - 4) * 4);
  56. }
  57. static inline void mvs_write_phy_ctl(struct mvs_info *mvi, u32 port, u32 val)
  58. {
  59. void __iomem *regs = mvi->regs;
  60. if (port < 4)
  61. mw32(MVS_P0_SER_CTLSTAT + port * 4, val);
  62. else
  63. mw32(MVS_P4_SER_CTLSTAT + (port - 4) * 4, val);
  64. }
  65. static inline u32 mvs_read_port(struct mvs_info *mvi, u32 off,
  66. u32 off2, u32 port)
  67. {
  68. void __iomem *regs = mvi->regs + off;
  69. void __iomem *regs2 = mvi->regs + off2;
  70. return (port < 4) ? readl(regs + port * 8) :
  71. readl(regs2 + (port - 4) * 8);
  72. }
  73. static inline void mvs_write_port(struct mvs_info *mvi, u32 off, u32 off2,
  74. u32 port, u32 val)
  75. {
  76. void __iomem *regs = mvi->regs + off;
  77. void __iomem *regs2 = mvi->regs + off2;
  78. if (port < 4)
  79. writel(val, regs + port * 8);
  80. else
  81. writel(val, regs2 + (port - 4) * 8);
  82. }
  83. static inline u32 mvs_read_port_cfg_data(struct mvs_info *mvi, u32 port)
  84. {
  85. return mvs_read_port(mvi, MVS_P0_CFG_DATA,
  86. MVS_P4_CFG_DATA, port);
  87. }
  88. static inline void mvs_write_port_cfg_data(struct mvs_info *mvi,
  89. u32 port, u32 val)
  90. {
  91. mvs_write_port(mvi, MVS_P0_CFG_DATA,
  92. MVS_P4_CFG_DATA, port, val);
  93. }
  94. static inline void mvs_write_port_cfg_addr(struct mvs_info *mvi,
  95. u32 port, u32 addr)
  96. {
  97. mvs_write_port(mvi, MVS_P0_CFG_ADDR,
  98. MVS_P4_CFG_ADDR, port, addr);
  99. mdelay(10);
  100. }
  101. static inline u32 mvs_read_port_vsr_data(struct mvs_info *mvi, u32 port)
  102. {
  103. return mvs_read_port(mvi, MVS_P0_VSR_DATA,
  104. MVS_P4_VSR_DATA, port);
  105. }
  106. static inline void mvs_write_port_vsr_data(struct mvs_info *mvi,
  107. u32 port, u32 val)
  108. {
  109. mvs_write_port(mvi, MVS_P0_VSR_DATA,
  110. MVS_P4_VSR_DATA, port, val);
  111. }
  112. static inline void mvs_write_port_vsr_addr(struct mvs_info *mvi,
  113. u32 port, u32 addr)
  114. {
  115. mvs_write_port(mvi, MVS_P0_VSR_ADDR,
  116. MVS_P4_VSR_ADDR, port, addr);
  117. mdelay(10);
  118. }
  119. static inline u32 mvs_read_port_irq_stat(struct mvs_info *mvi, u32 port)
  120. {
  121. return mvs_read_port(mvi, MVS_P0_INT_STAT,
  122. MVS_P4_INT_STAT, port);
  123. }
  124. static inline void mvs_write_port_irq_stat(struct mvs_info *mvi,
  125. u32 port, u32 val)
  126. {
  127. mvs_write_port(mvi, MVS_P0_INT_STAT,
  128. MVS_P4_INT_STAT, port, val);
  129. }
  130. static inline u32 mvs_read_port_irq_mask(struct mvs_info *mvi, u32 port)
  131. {
  132. return mvs_read_port(mvi, MVS_P0_INT_MASK,
  133. MVS_P4_INT_MASK, port);
  134. }
  135. static inline void mvs_write_port_irq_mask(struct mvs_info *mvi,
  136. u32 port, u32 val)
  137. {
  138. mvs_write_port(mvi, MVS_P0_INT_MASK,
  139. MVS_P4_INT_MASK, port, val);
  140. }
  141. static inline void __devinit mvs_phy_hacks(struct mvs_info *mvi)
  142. {
  143. u32 tmp;
  144. /* workaround for SATA R-ERR, to ignore phy glitch */
  145. tmp = mvs_cr32(mvi, CMD_PHY_TIMER);
  146. tmp &= ~(1 << 9);
  147. tmp |= (1 << 10);
  148. mvs_cw32(mvi, CMD_PHY_TIMER, tmp);
  149. /* enable retry 127 times */
  150. mvs_cw32(mvi, CMD_SAS_CTL1, 0x7f7f);
  151. /* extend open frame timeout to max */
  152. tmp = mvs_cr32(mvi, CMD_SAS_CTL0);
  153. tmp &= ~0xffff;
  154. tmp |= 0x3fff;
  155. mvs_cw32(mvi, CMD_SAS_CTL0, tmp);
  156. /* workaround for WDTIMEOUT , set to 550 ms */
  157. mvs_cw32(mvi, CMD_WD_TIMER, 0x7a0000);
  158. /* not to halt for different port op during wideport link change */
  159. mvs_cw32(mvi, CMD_APP_ERR_CONFIG, 0xffefbf7d);
  160. /* workaround for Seagate disk not-found OOB sequence, recv
  161. * COMINIT before sending out COMWAKE */
  162. tmp = mvs_cr32(mvi, CMD_PHY_MODE_21);
  163. tmp &= 0x0000ffff;
  164. tmp |= 0x00fa0000;
  165. mvs_cw32(mvi, CMD_PHY_MODE_21, tmp);
  166. tmp = mvs_cr32(mvi, CMD_PHY_TIMER);
  167. tmp &= 0x1fffffff;
  168. tmp |= (2U << 29); /* 8 ms retry */
  169. mvs_cw32(mvi, CMD_PHY_TIMER, tmp);
  170. }
  171. static inline void mvs_int_sata(struct mvs_info *mvi)
  172. {
  173. u32 tmp;
  174. void __iomem *regs = mvi->regs;
  175. tmp = mr32(MVS_INT_STAT_SRS_0);
  176. if (tmp)
  177. mw32(MVS_INT_STAT_SRS_0, tmp);
  178. MVS_CHIP_DISP->clear_active_cmds(mvi);
  179. }
  180. static inline void mvs_int_full(struct mvs_info *mvi)
  181. {
  182. void __iomem *regs = mvi->regs;
  183. u32 tmp, stat;
  184. int i;
  185. stat = mr32(MVS_INT_STAT);
  186. mvs_int_rx(mvi, false);
  187. for (i = 0; i < mvi->chip->n_phy; i++) {
  188. tmp = (stat >> i) & (CINT_PORT | CINT_PORT_STOPPED);
  189. if (tmp)
  190. mvs_int_port(mvi, i, tmp);
  191. }
  192. if (stat & CINT_SRS)
  193. mvs_int_sata(mvi);
  194. mw32(MVS_INT_STAT, stat);
  195. }
  196. static inline void mvs_start_delivery(struct mvs_info *mvi, u32 tx)
  197. {
  198. void __iomem *regs = mvi->regs;
  199. mw32(MVS_TX_PROD_IDX, tx);
  200. }
  201. static inline u32 mvs_rx_update(struct mvs_info *mvi)
  202. {
  203. void __iomem *regs = mvi->regs;
  204. return mr32(MVS_RX_CONS_IDX);
  205. }
  206. static inline u32 mvs_get_prd_size(void)
  207. {
  208. return sizeof(struct mvs_prd);
  209. }
  210. static inline u32 mvs_get_prd_count(void)
  211. {
  212. return MAX_SG_ENTRY;
  213. }
  214. static inline void mvs_show_pcie_usage(struct mvs_info *mvi)
  215. {
  216. u16 link_stat, link_spd;
  217. const char *spd[] = {
  218. "UnKnown",
  219. "2.5",
  220. "5.0",
  221. };
  222. if (mvi->flags & MVF_FLAG_SOC || mvi->id > 0)
  223. return;
  224. pci_read_config_word(mvi->pdev, PCR_LINK_STAT, &link_stat);
  225. link_spd = (link_stat & PLS_LINK_SPD) >> PLS_LINK_SPD_OFFS;
  226. if (link_spd >= 3)
  227. link_spd = 0;
  228. dev_printk(KERN_INFO, mvi->dev,
  229. "mvsas: PCI-E x%u, Bandwidth Usage: %s Gbps\n",
  230. (link_stat & PLS_NEG_LINK_WD) >> PLS_NEG_LINK_WD_OFFS,
  231. spd[link_spd]);
  232. }
  233. static inline u32 mvs_hw_max_link_rate(void)
  234. {
  235. return MAX_LINK_RATE;
  236. }
  237. #endif /* _MV_CHIPS_H_ */