n2.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * SDL Inc. RISCom/N2 synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 1998-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
  11. *
  12. * Note: integrated CSU/DSU/DDS are not supported by this driver
  13. *
  14. * Sources of information:
  15. * Hitachi HD64570 SCA User's Manual
  16. * SDL Inc. PPP/HDLC/CISCO driver
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/capability.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/fcntl.h>
  24. #include <linux/in.h>
  25. #include <linux/string.h>
  26. #include <linux/errno.h>
  27. #include <linux/init.h>
  28. #include <linux/ioport.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/hdlc.h>
  32. #include <asm/io.h>
  33. #include "hd64570.h"
  34. static const char* version = "SDL RISCom/N2 driver version: 1.15";
  35. static const char* devname = "RISCom/N2";
  36. #undef DEBUG_PKT
  37. #define DEBUG_RINGS
  38. #define USE_WINDOWSIZE 16384
  39. #define USE_BUS16BITS 1
  40. #define CLOCK_BASE 9830400 /* 9.8304 MHz */
  41. #define MAX_PAGES 16 /* 16 RAM pages at max */
  42. #define MAX_RAM_SIZE 0x80000 /* 512 KB */
  43. #if MAX_RAM_SIZE > MAX_PAGES * USE_WINDOWSIZE
  44. #undef MAX_RAM_SIZE
  45. #define MAX_RAM_SIZE (MAX_PAGES * USE_WINDOWSIZE)
  46. #endif
  47. #define N2_IOPORTS 0x10
  48. #define NEED_DETECT_RAM
  49. #define NEED_SCA_MSCI_INTR
  50. #define MAX_TX_BUFFERS 10
  51. static char *hw; /* pointer to hw=xxx command line string */
  52. /* RISCom/N2 Board Registers */
  53. /* PC Control Register */
  54. #define N2_PCR 0
  55. #define PCR_RUNSCA 1 /* Run 64570 */
  56. #define PCR_VPM 2 /* Enable VPM - needed if using RAM above 1 MB */
  57. #define PCR_ENWIN 4 /* Open window */
  58. #define PCR_BUS16 8 /* 16-bit bus */
  59. /* Memory Base Address Register */
  60. #define N2_BAR 2
  61. /* Page Scan Register */
  62. #define N2_PSR 4
  63. #define WIN16K 0x00
  64. #define WIN32K 0x20
  65. #define WIN64K 0x40
  66. #define PSR_WINBITS 0x60
  67. #define PSR_DMAEN 0x80
  68. #define PSR_PAGEBITS 0x0F
  69. /* Modem Control Reg */
  70. #define N2_MCR 6
  71. #define CLOCK_OUT_PORT1 0x80
  72. #define CLOCK_OUT_PORT0 0x40
  73. #define TX422_PORT1 0x20
  74. #define TX422_PORT0 0x10
  75. #define DSR_PORT1 0x08
  76. #define DSR_PORT0 0x04
  77. #define DTR_PORT1 0x02
  78. #define DTR_PORT0 0x01
  79. typedef struct port_s {
  80. struct net_device *dev;
  81. struct card_s *card;
  82. spinlock_t lock; /* TX lock */
  83. sync_serial_settings settings;
  84. int valid; /* port enabled */
  85. int rxpart; /* partial frame received, next frame invalid*/
  86. unsigned short encoding;
  87. unsigned short parity;
  88. u16 rxin; /* rx ring buffer 'in' pointer */
  89. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  90. u16 txlast;
  91. u8 rxs, txs, tmc; /* SCA registers */
  92. u8 phy_node; /* physical port # - 0 or 1 */
  93. u8 log_node; /* logical port # */
  94. }port_t;
  95. typedef struct card_s {
  96. u8 __iomem *winbase; /* ISA window base address */
  97. u32 phy_winbase; /* ISA physical base address */
  98. u32 ram_size; /* number of bytes */
  99. u16 io; /* IO Base address */
  100. u16 buff_offset; /* offset of first buffer of first channel */
  101. u16 rx_ring_buffers; /* number of buffers in a ring */
  102. u16 tx_ring_buffers;
  103. u8 irq; /* IRQ (3-15) */
  104. port_t ports[2];
  105. struct card_s *next_card;
  106. }card_t;
  107. static card_t *first_card;
  108. static card_t **new_card = &first_card;
  109. #define sca_reg(reg, card) (0x8000 | (card)->io | \
  110. ((reg) & 0x0F) | (((reg) & 0xF0) << 6))
  111. #define sca_in(reg, card) inb(sca_reg(reg, card))
  112. #define sca_out(value, reg, card) outb(value, sca_reg(reg, card))
  113. #define sca_inw(reg, card) inw(sca_reg(reg, card))
  114. #define sca_outw(value, reg, card) outw(value, sca_reg(reg, card))
  115. #define port_to_card(port) ((port)->card)
  116. #define log_node(port) ((port)->log_node)
  117. #define phy_node(port) ((port)->phy_node)
  118. #define winsize(card) (USE_WINDOWSIZE)
  119. #define winbase(card) ((card)->winbase)
  120. #define get_port(card, port) ((card)->ports[port].valid ? \
  121. &(card)->ports[port] : NULL)
  122. static __inline__ u8 sca_get_page(card_t *card)
  123. {
  124. return inb(card->io + N2_PSR) & PSR_PAGEBITS;
  125. }
  126. static __inline__ void openwin(card_t *card, u8 page)
  127. {
  128. u8 psr = inb(card->io + N2_PSR);
  129. outb((psr & ~PSR_PAGEBITS) | page, card->io + N2_PSR);
  130. }
  131. #include "hd64570.c"
  132. static void n2_set_iface(port_t *port)
  133. {
  134. card_t *card = port->card;
  135. int io = card->io;
  136. u8 mcr = inb(io + N2_MCR);
  137. u8 msci = get_msci(port);
  138. u8 rxs = port->rxs & CLK_BRG_MASK;
  139. u8 txs = port->txs & CLK_BRG_MASK;
  140. switch(port->settings.clock_type) {
  141. case CLOCK_INT:
  142. mcr |= port->phy_node ? CLOCK_OUT_PORT1 : CLOCK_OUT_PORT0;
  143. rxs |= CLK_BRG_RX; /* BRG output */
  144. txs |= CLK_RXCLK_TX; /* RX clock */
  145. break;
  146. case CLOCK_TXINT:
  147. mcr |= port->phy_node ? CLOCK_OUT_PORT1 : CLOCK_OUT_PORT0;
  148. rxs |= CLK_LINE_RX; /* RXC input */
  149. txs |= CLK_BRG_TX; /* BRG output */
  150. break;
  151. case CLOCK_TXFROMRX:
  152. mcr |= port->phy_node ? CLOCK_OUT_PORT1 : CLOCK_OUT_PORT0;
  153. rxs |= CLK_LINE_RX; /* RXC input */
  154. txs |= CLK_RXCLK_TX; /* RX clock */
  155. break;
  156. default: /* Clock EXTernal */
  157. mcr &= port->phy_node ? ~CLOCK_OUT_PORT1 : ~CLOCK_OUT_PORT0;
  158. rxs |= CLK_LINE_RX; /* RXC input */
  159. txs |= CLK_LINE_TX; /* TXC input */
  160. }
  161. outb(mcr, io + N2_MCR);
  162. port->rxs = rxs;
  163. port->txs = txs;
  164. sca_out(rxs, msci + RXS, card);
  165. sca_out(txs, msci + TXS, card);
  166. sca_set_port(port);
  167. }
  168. static int n2_open(struct net_device *dev)
  169. {
  170. port_t *port = dev_to_port(dev);
  171. int io = port->card->io;
  172. u8 mcr = inb(io + N2_MCR) | (port->phy_node ? TX422_PORT1:TX422_PORT0);
  173. int result;
  174. result = hdlc_open(dev);
  175. if (result)
  176. return result;
  177. mcr &= port->phy_node ? ~DTR_PORT1 : ~DTR_PORT0; /* set DTR ON */
  178. outb(mcr, io + N2_MCR);
  179. outb(inb(io + N2_PCR) | PCR_ENWIN, io + N2_PCR); /* open window */
  180. outb(inb(io + N2_PSR) | PSR_DMAEN, io + N2_PSR); /* enable dma */
  181. sca_open(dev);
  182. n2_set_iface(port);
  183. return 0;
  184. }
  185. static int n2_close(struct net_device *dev)
  186. {
  187. port_t *port = dev_to_port(dev);
  188. int io = port->card->io;
  189. u8 mcr = inb(io+N2_MCR) | (port->phy_node ? TX422_PORT1 : TX422_PORT0);
  190. sca_close(dev);
  191. mcr |= port->phy_node ? DTR_PORT1 : DTR_PORT0; /* set DTR OFF */
  192. outb(mcr, io + N2_MCR);
  193. hdlc_close(dev);
  194. return 0;
  195. }
  196. static int n2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  197. {
  198. const size_t size = sizeof(sync_serial_settings);
  199. sync_serial_settings new_line;
  200. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  201. port_t *port = dev_to_port(dev);
  202. #ifdef DEBUG_RINGS
  203. if (cmd == SIOCDEVPRIVATE) {
  204. sca_dump_rings(dev);
  205. return 0;
  206. }
  207. #endif
  208. if (cmd != SIOCWANDEV)
  209. return hdlc_ioctl(dev, ifr, cmd);
  210. switch(ifr->ifr_settings.type) {
  211. case IF_GET_IFACE:
  212. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  213. if (ifr->ifr_settings.size < size) {
  214. ifr->ifr_settings.size = size; /* data size wanted */
  215. return -ENOBUFS;
  216. }
  217. if (copy_to_user(line, &port->settings, size))
  218. return -EFAULT;
  219. return 0;
  220. case IF_IFACE_SYNC_SERIAL:
  221. if(!capable(CAP_NET_ADMIN))
  222. return -EPERM;
  223. if (copy_from_user(&new_line, line, size))
  224. return -EFAULT;
  225. if (new_line.clock_type != CLOCK_EXT &&
  226. new_line.clock_type != CLOCK_TXFROMRX &&
  227. new_line.clock_type != CLOCK_INT &&
  228. new_line.clock_type != CLOCK_TXINT)
  229. return -EINVAL; /* No such clock setting */
  230. if (new_line.loopback != 0 && new_line.loopback != 1)
  231. return -EINVAL;
  232. memcpy(&port->settings, &new_line, size); /* Update settings */
  233. n2_set_iface(port);
  234. return 0;
  235. default:
  236. return hdlc_ioctl(dev, ifr, cmd);
  237. }
  238. }
  239. static void n2_destroy_card(card_t *card)
  240. {
  241. int cnt;
  242. for (cnt = 0; cnt < 2; cnt++)
  243. if (card->ports[cnt].card) {
  244. struct net_device *dev = port_to_dev(&card->ports[cnt]);
  245. unregister_hdlc_device(dev);
  246. }
  247. if (card->irq)
  248. free_irq(card->irq, card);
  249. if (card->winbase) {
  250. iounmap(card->winbase);
  251. release_mem_region(card->phy_winbase, USE_WINDOWSIZE);
  252. }
  253. if (card->io)
  254. release_region(card->io, N2_IOPORTS);
  255. if (card->ports[0].dev)
  256. free_netdev(card->ports[0].dev);
  257. if (card->ports[1].dev)
  258. free_netdev(card->ports[1].dev);
  259. kfree(card);
  260. }
  261. static const struct net_device_ops n2_ops = {
  262. .ndo_open = n2_open,
  263. .ndo_stop = n2_close,
  264. .ndo_change_mtu = hdlc_change_mtu,
  265. .ndo_start_xmit = hdlc_start_xmit,
  266. .ndo_do_ioctl = n2_ioctl,
  267. };
  268. static int __init n2_run(unsigned long io, unsigned long irq,
  269. unsigned long winbase, long valid0, long valid1)
  270. {
  271. card_t *card;
  272. u8 cnt, pcr;
  273. int i;
  274. if (io < 0x200 || io > 0x3FF || (io % N2_IOPORTS) != 0) {
  275. printk(KERN_ERR "n2: invalid I/O port value\n");
  276. return -ENODEV;
  277. }
  278. if (irq < 3 || irq > 15 || irq == 6) /* FIXME */ {
  279. printk(KERN_ERR "n2: invalid IRQ value\n");
  280. return -ENODEV;
  281. }
  282. if (winbase < 0xA0000 || winbase > 0xFFFFF || (winbase & 0xFFF) != 0) {
  283. printk(KERN_ERR "n2: invalid RAM value\n");
  284. return -ENODEV;
  285. }
  286. card = kzalloc(sizeof(card_t), GFP_KERNEL);
  287. if (card == NULL) {
  288. printk(KERN_ERR "n2: unable to allocate memory\n");
  289. return -ENOBUFS;
  290. }
  291. card->ports[0].dev = alloc_hdlcdev(&card->ports[0]);
  292. card->ports[1].dev = alloc_hdlcdev(&card->ports[1]);
  293. if (!card->ports[0].dev || !card->ports[1].dev) {
  294. printk(KERN_ERR "n2: unable to allocate memory\n");
  295. n2_destroy_card(card);
  296. return -ENOMEM;
  297. }
  298. if (!request_region(io, N2_IOPORTS, devname)) {
  299. printk(KERN_ERR "n2: I/O port region in use\n");
  300. n2_destroy_card(card);
  301. return -EBUSY;
  302. }
  303. card->io = io;
  304. if (request_irq(irq, sca_intr, 0, devname, card)) {
  305. printk(KERN_ERR "n2: could not allocate IRQ\n");
  306. n2_destroy_card(card);
  307. return -EBUSY;
  308. }
  309. card->irq = irq;
  310. if (!request_mem_region(winbase, USE_WINDOWSIZE, devname)) {
  311. printk(KERN_ERR "n2: could not request RAM window\n");
  312. n2_destroy_card(card);
  313. return -EBUSY;
  314. }
  315. card->phy_winbase = winbase;
  316. card->winbase = ioremap(winbase, USE_WINDOWSIZE);
  317. if (!card->winbase) {
  318. printk(KERN_ERR "n2: ioremap() failed\n");
  319. n2_destroy_card(card);
  320. return -EFAULT;
  321. }
  322. outb(0, io + N2_PCR);
  323. outb(winbase >> 12, io + N2_BAR);
  324. switch (USE_WINDOWSIZE) {
  325. case 16384:
  326. outb(WIN16K, io + N2_PSR);
  327. break;
  328. case 32768:
  329. outb(WIN32K, io + N2_PSR);
  330. break;
  331. case 65536:
  332. outb(WIN64K, io + N2_PSR);
  333. break;
  334. default:
  335. printk(KERN_ERR "n2: invalid window size\n");
  336. n2_destroy_card(card);
  337. return -ENODEV;
  338. }
  339. pcr = PCR_ENWIN | PCR_VPM | (USE_BUS16BITS ? PCR_BUS16 : 0);
  340. outb(pcr, io + N2_PCR);
  341. card->ram_size = sca_detect_ram(card, card->winbase, MAX_RAM_SIZE);
  342. /* number of TX + RX buffers for one port */
  343. i = card->ram_size / ((valid0 + valid1) * (sizeof(pkt_desc) +
  344. HDLC_MAX_MRU));
  345. card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
  346. card->rx_ring_buffers = i - card->tx_ring_buffers;
  347. card->buff_offset = (valid0 + valid1) * sizeof(pkt_desc) *
  348. (card->tx_ring_buffers + card->rx_ring_buffers);
  349. printk(KERN_INFO "n2: RISCom/N2 %u KB RAM, IRQ%u, "
  350. "using %u TX + %u RX packets rings\n", card->ram_size / 1024,
  351. card->irq, card->tx_ring_buffers, card->rx_ring_buffers);
  352. if (card->tx_ring_buffers < 1) {
  353. printk(KERN_ERR "n2: RAM test failed\n");
  354. n2_destroy_card(card);
  355. return -EIO;
  356. }
  357. pcr |= PCR_RUNSCA; /* run SCA */
  358. outb(pcr, io + N2_PCR);
  359. outb(0, io + N2_MCR);
  360. sca_init(card, 0);
  361. for (cnt = 0; cnt < 2; cnt++) {
  362. port_t *port = &card->ports[cnt];
  363. struct net_device *dev = port_to_dev(port);
  364. hdlc_device *hdlc = dev_to_hdlc(dev);
  365. if ((cnt == 0 && !valid0) || (cnt == 1 && !valid1))
  366. continue;
  367. port->phy_node = cnt;
  368. port->valid = 1;
  369. if ((cnt == 1) && valid0)
  370. port->log_node = 1;
  371. spin_lock_init(&port->lock);
  372. dev->irq = irq;
  373. dev->mem_start = winbase;
  374. dev->mem_end = winbase + USE_WINDOWSIZE - 1;
  375. dev->tx_queue_len = 50;
  376. dev->netdev_ops = &n2_ops;
  377. hdlc->attach = sca_attach;
  378. hdlc->xmit = sca_xmit;
  379. port->settings.clock_type = CLOCK_EXT;
  380. port->card = card;
  381. if (register_hdlc_device(dev)) {
  382. printk(KERN_WARNING "n2: unable to register hdlc "
  383. "device\n");
  384. port->card = NULL;
  385. n2_destroy_card(card);
  386. return -ENOBUFS;
  387. }
  388. sca_init_port(port); /* Set up SCA memory */
  389. printk(KERN_INFO "%s: RISCom/N2 node %d\n",
  390. dev->name, port->phy_node);
  391. }
  392. *new_card = card;
  393. new_card = &card->next_card;
  394. return 0;
  395. }
  396. static int __init n2_init(void)
  397. {
  398. if (hw==NULL) {
  399. #ifdef MODULE
  400. printk(KERN_INFO "n2: no card initialized\n");
  401. #endif
  402. return -EINVAL; /* no parameters specified, abort */
  403. }
  404. printk(KERN_INFO "%s\n", version);
  405. do {
  406. unsigned long io, irq, ram;
  407. long valid[2] = { 0, 0 }; /* Default = both ports disabled */
  408. io = simple_strtoul(hw, &hw, 0);
  409. if (*hw++ != ',')
  410. break;
  411. irq = simple_strtoul(hw, &hw, 0);
  412. if (*hw++ != ',')
  413. break;
  414. ram = simple_strtoul(hw, &hw, 0);
  415. if (*hw++ != ',')
  416. break;
  417. while(1) {
  418. if (*hw == '0' && !valid[0])
  419. valid[0] = 1; /* Port 0 enabled */
  420. else if (*hw == '1' && !valid[1])
  421. valid[1] = 1; /* Port 1 enabled */
  422. else
  423. break;
  424. hw++;
  425. }
  426. if (!valid[0] && !valid[1])
  427. break; /* at least one port must be used */
  428. if (*hw == ':' || *hw == '\x0')
  429. n2_run(io, irq, ram, valid[0], valid[1]);
  430. if (*hw == '\x0')
  431. return first_card ? 0 : -EINVAL;
  432. }while(*hw++ == ':');
  433. printk(KERN_ERR "n2: invalid hardware parameters\n");
  434. return first_card ? 0 : -EINVAL;
  435. }
  436. static void __exit n2_cleanup(void)
  437. {
  438. card_t *card = first_card;
  439. while (card) {
  440. card_t *ptr = card;
  441. card = card->next_card;
  442. n2_destroy_card(ptr);
  443. }
  444. }
  445. module_init(n2_init);
  446. module_exit(n2_cleanup);
  447. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  448. MODULE_DESCRIPTION("RISCom/N2 serial port driver");
  449. MODULE_LICENSE("GPL v2");
  450. module_param(hw, charp, 0444);
  451. MODULE_PARM_DESC(hw, "io,irq,ram,ports:io,irq,...");