hd64572.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /*
  2. * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
  3. *
  4. * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: HD64572 SCA-II User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from card->rambase:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from card->rambase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/string.h>
  40. #include <linux/types.h>
  41. #include <asm/io.h>
  42. #include <asm/system.h>
  43. #include <asm/uaccess.h>
  44. #include "hd64572.h"
  45. #define NAPI_WEIGHT 16
  46. #define get_msci(port) (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET)
  47. #define get_dmac_rx(port) (port->chan ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  48. #define get_dmac_tx(port) (port->chan ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  49. #define sca_in(reg, card) readb(card->scabase + (reg))
  50. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  51. #define sca_inw(reg, card) readw(card->scabase + (reg))
  52. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  53. #define sca_inl(reg, card) readl(card->scabase + (reg))
  54. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  55. static int sca_poll(struct napi_struct *napi, int budget);
  56. static inline port_t* dev_to_port(struct net_device *dev)
  57. {
  58. return dev_to_hdlc(dev)->priv;
  59. }
  60. static inline void enable_intr(port_t *port)
  61. {
  62. /* enable DMIB and MSCI RXINTA interrupts */
  63. sca_outl(sca_inl(IER0, port->card) |
  64. (port->chan ? 0x08002200 : 0x00080022), IER0, port->card);
  65. }
  66. static inline void disable_intr(port_t *port)
  67. {
  68. sca_outl(sca_inl(IER0, port->card) &
  69. (port->chan ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
  70. }
  71. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  72. {
  73. u16 rx_buffs = port->card->rx_ring_buffers;
  74. u16 tx_buffs = port->card->tx_ring_buffers;
  75. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  76. return port->chan * (rx_buffs + tx_buffs) + transmit * rx_buffs + desc;
  77. }
  78. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  79. {
  80. /* Descriptor offset always fits in 16 bits */
  81. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  82. }
  83. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  84. int transmit)
  85. {
  86. return (pkt_desc __iomem *)(port->card->rambase +
  87. desc_offset(port, desc, transmit));
  88. }
  89. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  90. {
  91. return port->card->buff_offset +
  92. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  93. }
  94. static inline void sca_set_carrier(port_t *port)
  95. {
  96. if (!(sca_in(get_msci(port) + ST3, port->card) & ST3_DCD)) {
  97. #ifdef DEBUG_LINK
  98. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  99. port->netdev.name);
  100. #endif
  101. netif_carrier_on(port->netdev);
  102. } else {
  103. #ifdef DEBUG_LINK
  104. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  105. port->netdev.name);
  106. #endif
  107. netif_carrier_off(port->netdev);
  108. }
  109. }
  110. static void sca_init_port(port_t *port)
  111. {
  112. card_t *card = port->card;
  113. u16 dmac_rx = get_dmac_rx(port), dmac_tx = get_dmac_tx(port);
  114. int transmit, i;
  115. port->rxin = 0;
  116. port->txin = 0;
  117. port->txlast = 0;
  118. for (transmit = 0; transmit < 2; transmit++) {
  119. u16 buffs = transmit ? card->tx_ring_buffers
  120. : card->rx_ring_buffers;
  121. for (i = 0; i < buffs; i++) {
  122. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  123. u16 chain_off = desc_offset(port, i + 1, transmit);
  124. u32 buff_off = buffer_offset(port, i, transmit);
  125. writel(chain_off, &desc->cp);
  126. writel(buff_off, &desc->bp);
  127. writew(0, &desc->len);
  128. writeb(0, &desc->stat);
  129. }
  130. }
  131. /* DMA disable - to halt state */
  132. sca_out(0, DSR_RX(port->chan), card);
  133. sca_out(0, DSR_TX(port->chan), card);
  134. /* software ABORT - to initial state */
  135. sca_out(DCR_ABORT, DCR_RX(port->chan), card);
  136. sca_out(DCR_ABORT, DCR_TX(port->chan), card);
  137. /* current desc addr */
  138. sca_outl(desc_offset(port, 0, 0), dmac_rx + CDAL, card);
  139. sca_outl(desc_offset(port, card->tx_ring_buffers - 1, 0),
  140. dmac_rx + EDAL, card);
  141. sca_outl(desc_offset(port, 0, 1), dmac_tx + CDAL, card);
  142. sca_outl(desc_offset(port, 0, 1), dmac_tx + EDAL, card);
  143. /* clear frame end interrupt counter */
  144. sca_out(DCR_CLEAR_EOF, DCR_RX(port->chan), card);
  145. sca_out(DCR_CLEAR_EOF, DCR_TX(port->chan), card);
  146. /* Receive */
  147. sca_outw(HDLC_MAX_MRU, dmac_rx + BFLL, card); /* set buffer length */
  148. sca_out(0x14, DMR_RX(port->chan), card); /* Chain mode, Multi-frame */
  149. sca_out(DIR_EOME, DIR_RX(port->chan), card); /* enable interrupts */
  150. sca_out(DSR_DE, DSR_RX(port->chan), card); /* DMA enable */
  151. /* Transmit */
  152. sca_out(0x14, DMR_TX(port->chan), card); /* Chain mode, Multi-frame */
  153. sca_out(DIR_EOME, DIR_TX(port->chan), card); /* enable interrupts */
  154. sca_set_carrier(port);
  155. netif_napi_add(port->netdev, &port->napi, sca_poll, NAPI_WEIGHT);
  156. }
  157. /* MSCI interrupt service */
  158. static inline void sca_msci_intr(port_t *port)
  159. {
  160. u16 msci = get_msci(port);
  161. card_t* card = port->card;
  162. if (sca_in(msci + ST1, card) & ST1_CDCD) {
  163. /* Reset MSCI CDCD status bit */
  164. sca_out(ST1_CDCD, msci + ST1, card);
  165. sca_set_carrier(port);
  166. }
  167. }
  168. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  169. u16 rxin)
  170. {
  171. struct net_device *dev = port->netdev;
  172. struct sk_buff *skb;
  173. u16 len;
  174. u32 buff;
  175. len = readw(&desc->len);
  176. skb = dev_alloc_skb(len);
  177. if (!skb) {
  178. dev->stats.rx_dropped++;
  179. return;
  180. }
  181. buff = buffer_offset(port, rxin, 0);
  182. memcpy_fromio(skb->data, card->rambase + buff, len);
  183. skb_put(skb, len);
  184. #ifdef DEBUG_PKT
  185. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  186. debug_frame(skb);
  187. #endif
  188. dev->stats.rx_packets++;
  189. dev->stats.rx_bytes += skb->len;
  190. skb->protocol = hdlc_type_trans(skb, dev);
  191. netif_receive_skb(skb);
  192. }
  193. /* Receive DMA service */
  194. static inline int sca_rx_done(port_t *port, int budget)
  195. {
  196. struct net_device *dev = port->netdev;
  197. u16 dmac = get_dmac_rx(port);
  198. card_t *card = port->card;
  199. u8 stat = sca_in(DSR_RX(port->chan), card); /* read DMA Status */
  200. int received = 0;
  201. /* Reset DSR status bits */
  202. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  203. DSR_RX(port->chan), card);
  204. if (stat & DSR_BOF)
  205. /* Dropped one or more frames */
  206. dev->stats.rx_over_errors++;
  207. while (received < budget) {
  208. u32 desc_off = desc_offset(port, port->rxin, 0);
  209. pkt_desc __iomem *desc;
  210. u32 cda = sca_inl(dmac + CDAL, card);
  211. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  212. break; /* No frame received */
  213. desc = desc_address(port, port->rxin, 0);
  214. stat = readb(&desc->stat);
  215. if (!(stat & ST_RX_EOM))
  216. port->rxpart = 1; /* partial frame received */
  217. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  218. dev->stats.rx_errors++;
  219. if (stat & ST_RX_OVERRUN)
  220. dev->stats.rx_fifo_errors++;
  221. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  222. ST_RX_RESBIT)) || port->rxpart)
  223. dev->stats.rx_frame_errors++;
  224. else if (stat & ST_RX_CRC)
  225. dev->stats.rx_crc_errors++;
  226. if (stat & ST_RX_EOM)
  227. port->rxpart = 0; /* received last fragment */
  228. } else {
  229. sca_rx(card, port, desc, port->rxin);
  230. received++;
  231. }
  232. /* Set new error descriptor address */
  233. sca_outl(desc_off, dmac + EDAL, card);
  234. port->rxin = (port->rxin + 1) % card->rx_ring_buffers;
  235. }
  236. /* make sure RX DMA is enabled */
  237. sca_out(DSR_DE, DSR_RX(port->chan), card);
  238. return received;
  239. }
  240. /* Transmit DMA service */
  241. static inline void sca_tx_done(port_t *port)
  242. {
  243. struct net_device *dev = port->netdev;
  244. card_t* card = port->card;
  245. u8 stat;
  246. unsigned count = 0;
  247. spin_lock(&port->lock);
  248. stat = sca_in(DSR_TX(port->chan), card); /* read DMA Status */
  249. /* Reset DSR status bits */
  250. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  251. DSR_TX(port->chan), card);
  252. while (1) {
  253. pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
  254. u8 stat = readb(&desc->stat);
  255. if (!(stat & ST_TX_OWNRSHP))
  256. break; /* not yet transmitted */
  257. if (stat & ST_TX_UNDRRUN) {
  258. dev->stats.tx_errors++;
  259. dev->stats.tx_fifo_errors++;
  260. } else {
  261. dev->stats.tx_packets++;
  262. dev->stats.tx_bytes += readw(&desc->len);
  263. }
  264. writeb(0, &desc->stat); /* Free descriptor */
  265. count++;
  266. port->txlast = (port->txlast + 1) % card->tx_ring_buffers;
  267. }
  268. if (count)
  269. netif_wake_queue(dev);
  270. spin_unlock(&port->lock);
  271. }
  272. static int sca_poll(struct napi_struct *napi, int budget)
  273. {
  274. port_t *port = container_of(napi, port_t, napi);
  275. u32 isr0 = sca_inl(ISR0, port->card);
  276. int received = 0;
  277. if (isr0 & (port->chan ? 0x08000000 : 0x00080000))
  278. sca_msci_intr(port);
  279. if (isr0 & (port->chan ? 0x00002000 : 0x00000020))
  280. sca_tx_done(port);
  281. if (isr0 & (port->chan ? 0x00000200 : 0x00000002))
  282. received = sca_rx_done(port, budget);
  283. if (received < budget) {
  284. napi_complete(napi);
  285. enable_intr(port);
  286. }
  287. return received;
  288. }
  289. static irqreturn_t sca_intr(int irq, void *dev_id)
  290. {
  291. card_t *card = dev_id;
  292. u32 isr0 = sca_inl(ISR0, card);
  293. int i, handled = 0;
  294. for (i = 0; i < 2; i++) {
  295. port_t *port = get_port(card, i);
  296. if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
  297. handled = 1;
  298. disable_intr(port);
  299. napi_schedule(&port->napi);
  300. }
  301. }
  302. return IRQ_RETVAL(handled);
  303. }
  304. static void sca_set_port(port_t *port)
  305. {
  306. card_t* card = port->card;
  307. u16 msci = get_msci(port);
  308. u8 md2 = sca_in(msci + MD2, card);
  309. unsigned int tmc, br = 10, brv = 1024;
  310. if (port->settings.clock_rate > 0) {
  311. /* Try lower br for better accuracy*/
  312. do {
  313. br--;
  314. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  315. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  316. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  317. }while (br > 1 && tmc <= 128);
  318. if (tmc < 1) {
  319. tmc = 1;
  320. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  321. brv = 1;
  322. } else if (tmc > 255)
  323. tmc = 256; /* tmc=0 means 256 - low baud rates */
  324. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  325. } else {
  326. br = 9; /* Minimum clock rate */
  327. tmc = 256; /* 8bit = 0 */
  328. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  329. }
  330. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  331. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  332. port->tmc = tmc;
  333. /* baud divisor - time constant*/
  334. sca_out(port->tmc, msci + TMCR, card);
  335. sca_out(port->tmc, msci + TMCT, card);
  336. /* Set BRG bits */
  337. sca_out(port->rxs, msci + RXS, card);
  338. sca_out(port->txs, msci + TXS, card);
  339. if (port->settings.loopback)
  340. md2 |= MD2_LOOPBACK;
  341. else
  342. md2 &= ~MD2_LOOPBACK;
  343. sca_out(md2, msci + MD2, card);
  344. }
  345. static void sca_open(struct net_device *dev)
  346. {
  347. port_t *port = dev_to_port(dev);
  348. card_t* card = port->card;
  349. u16 msci = get_msci(port);
  350. u8 md0, md2;
  351. switch(port->encoding) {
  352. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  353. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  354. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  355. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  356. default: md2 = MD2_MANCHESTER;
  357. }
  358. if (port->settings.loopback)
  359. md2 |= MD2_LOOPBACK;
  360. switch(port->parity) {
  361. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  362. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  363. case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
  364. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  365. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  366. }
  367. sca_out(CMD_RESET, msci + CMD, card);
  368. sca_out(md0, msci + MD0, card);
  369. sca_out(0x00, msci + MD1, card); /* no address field check */
  370. sca_out(md2, msci + MD2, card);
  371. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  372. /* Skip the rest of underrun frame */
  373. sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
  374. sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
  375. sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
  376. sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
  377. sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
  378. sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
  379. /* We're using the following interrupts:
  380. - RXINTA (DCD changes only)
  381. - DMIB (EOM - single frame transfer complete)
  382. */
  383. sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
  384. sca_out(port->tmc, msci + TMCR, card);
  385. sca_out(port->tmc, msci + TMCT, card);
  386. sca_out(port->rxs, msci + RXS, card);
  387. sca_out(port->txs, msci + TXS, card);
  388. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  389. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  390. sca_set_carrier(port);
  391. enable_intr(port);
  392. napi_enable(&port->napi);
  393. netif_start_queue(dev);
  394. }
  395. static void sca_close(struct net_device *dev)
  396. {
  397. port_t *port = dev_to_port(dev);
  398. /* reset channel */
  399. sca_out(CMD_RESET, get_msci(port) + CMD, port->card);
  400. disable_intr(port);
  401. napi_disable(&port->napi);
  402. netif_stop_queue(dev);
  403. }
  404. static int sca_attach(struct net_device *dev, unsigned short encoding,
  405. unsigned short parity)
  406. {
  407. if (encoding != ENCODING_NRZ &&
  408. encoding != ENCODING_NRZI &&
  409. encoding != ENCODING_FM_MARK &&
  410. encoding != ENCODING_FM_SPACE &&
  411. encoding != ENCODING_MANCHESTER)
  412. return -EINVAL;
  413. if (parity != PARITY_NONE &&
  414. parity != PARITY_CRC16_PR0 &&
  415. parity != PARITY_CRC16_PR1 &&
  416. parity != PARITY_CRC32_PR1_CCITT &&
  417. parity != PARITY_CRC16_PR1_CCITT)
  418. return -EINVAL;
  419. dev_to_port(dev)->encoding = encoding;
  420. dev_to_port(dev)->parity = parity;
  421. return 0;
  422. }
  423. #ifdef DEBUG_RINGS
  424. static void sca_dump_rings(struct net_device *dev)
  425. {
  426. port_t *port = dev_to_port(dev);
  427. card_t *card = port->card;
  428. u16 cnt;
  429. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  430. sca_inl(get_dmac_rx(port) + CDAL, card),
  431. sca_inl(get_dmac_rx(port) + EDAL, card),
  432. sca_in(DSR_RX(port->chan), card), port->rxin,
  433. sca_in(DSR_RX(port->chan), card) & DSR_DE ? "" : "in");
  434. for (cnt = 0; cnt < port->card->rx_ring_buffers; cnt++)
  435. printk(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  436. printk(KERN_CONT "\n");
  437. printk(KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  438. "last=%u %sactive",
  439. sca_inl(get_dmac_tx(port) + CDAL, card),
  440. sca_inl(get_dmac_tx(port) + EDAL, card),
  441. sca_in(DSR_TX(port->chan), card), port->txin, port->txlast,
  442. sca_in(DSR_TX(port->chan), card) & DSR_DE ? "" : "in");
  443. for (cnt = 0; cnt < port->card->tx_ring_buffers; cnt++)
  444. printk(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  445. printk("\n");
  446. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
  447. " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
  448. sca_in(get_msci(port) + MD0, card),
  449. sca_in(get_msci(port) + MD1, card),
  450. sca_in(get_msci(port) + MD2, card),
  451. sca_in(get_msci(port) + ST0, card),
  452. sca_in(get_msci(port) + ST1, card),
  453. sca_in(get_msci(port) + ST2, card),
  454. sca_in(get_msci(port) + ST3, card),
  455. sca_in(get_msci(port) + ST4, card),
  456. sca_in(get_msci(port) + FST, card),
  457. sca_in(get_msci(port) + CST0, card),
  458. sca_in(get_msci(port) + CST1, card));
  459. printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
  460. sca_inl(ISR0, card), sca_inl(ISR1, card));
  461. }
  462. #endif /* DEBUG_RINGS */
  463. static netdev_tx_t sca_xmit(struct sk_buff *skb, struct net_device *dev)
  464. {
  465. port_t *port = dev_to_port(dev);
  466. card_t *card = port->card;
  467. pkt_desc __iomem *desc;
  468. u32 buff, len;
  469. spin_lock_irq(&port->lock);
  470. desc = desc_address(port, port->txin + 1, 1);
  471. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  472. #ifdef DEBUG_PKT
  473. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  474. debug_frame(skb);
  475. #endif
  476. desc = desc_address(port, port->txin, 1);
  477. buff = buffer_offset(port, port->txin, 1);
  478. len = skb->len;
  479. memcpy_toio(card->rambase + buff, skb->data, len);
  480. writew(len, &desc->len);
  481. writeb(ST_TX_EOM, &desc->stat);
  482. port->txin = (port->txin + 1) % card->tx_ring_buffers;
  483. sca_outl(desc_offset(port, port->txin, 1),
  484. get_dmac_tx(port) + EDAL, card);
  485. sca_out(DSR_DE, DSR_TX(port->chan), card); /* Enable TX DMA */
  486. desc = desc_address(port, port->txin + 1, 1);
  487. if (readb(&desc->stat)) /* allow 1 packet gap */
  488. netif_stop_queue(dev);
  489. spin_unlock_irq(&port->lock);
  490. dev_kfree_skb(skb);
  491. return NETDEV_TX_OK;
  492. }
  493. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  494. u32 ramsize)
  495. {
  496. /* Round RAM size to 32 bits, fill from end to start */
  497. u32 i = ramsize &= ~3;
  498. do {
  499. i -= 4;
  500. writel(i ^ 0x12345678, rambase + i);
  501. } while (i > 0);
  502. for (i = 0; i < ramsize ; i += 4) {
  503. if (readl(rambase + i) != (i ^ 0x12345678))
  504. break;
  505. }
  506. return i;
  507. }
  508. static void __devinit sca_init(card_t *card, int wait_states)
  509. {
  510. sca_out(wait_states, WCRL, card); /* Wait Control */
  511. sca_out(wait_states, WCRM, card);
  512. sca_out(wait_states, WCRH, card);
  513. sca_out(0, DMER, card); /* DMA Master disable */
  514. sca_out(0x03, PCR, card); /* DMA priority */
  515. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  516. sca_out(0, DSR_TX(0), card);
  517. sca_out(0, DSR_RX(1), card);
  518. sca_out(0, DSR_TX(1), card);
  519. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  520. }