vxge-config.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.h: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2010 Exar Corp.
  13. ******************************************************************************/
  14. #ifndef VXGE_CONFIG_H
  15. #define VXGE_CONFIG_H
  16. #include <linux/list.h>
  17. #include <linux/slab.h>
  18. #ifndef VXGE_CACHE_LINE_SIZE
  19. #define VXGE_CACHE_LINE_SIZE 128
  20. #endif
  21. #ifndef VXGE_ALIGN
  22. #define VXGE_ALIGN(adrs, size) \
  23. (((size) - (((u64)adrs) & ((size)-1))) & ((size)-1))
  24. #endif
  25. #define VXGE_HW_MIN_MTU 68
  26. #define VXGE_HW_MAX_MTU 9600
  27. #define VXGE_HW_DEFAULT_MTU 1500
  28. #define VXGE_HW_MAX_ROM_IMAGES 8
  29. struct eprom_image {
  30. u8 is_valid:1;
  31. u8 index;
  32. u8 type;
  33. u16 version;
  34. };
  35. #ifdef VXGE_DEBUG_ASSERT
  36. /**
  37. * vxge_assert
  38. * @test: C-condition to check
  39. * @fmt: printf like format string
  40. *
  41. * This function implements traditional assert. By default assertions
  42. * are enabled. It can be disabled by undefining VXGE_DEBUG_ASSERT macro in
  43. * compilation
  44. * time.
  45. */
  46. #define vxge_assert(test) BUG_ON(!(test))
  47. #else
  48. #define vxge_assert(test)
  49. #endif /* end of VXGE_DEBUG_ASSERT */
  50. /**
  51. * enum vxge_debug_level
  52. * @VXGE_NONE: debug disabled
  53. * @VXGE_ERR: all errors going to be logged out
  54. * @VXGE_TRACE: all errors plus all kind of verbose tracing print outs
  55. * going to be logged out. Very noisy.
  56. *
  57. * This enumeration going to be used to switch between different
  58. * debug levels during runtime if DEBUG macro defined during
  59. * compilation. If DEBUG macro not defined than code will be
  60. * compiled out.
  61. */
  62. enum vxge_debug_level {
  63. VXGE_NONE = 0,
  64. VXGE_TRACE = 1,
  65. VXGE_ERR = 2
  66. };
  67. #define NULL_VPID 0xFFFFFFFF
  68. #ifdef CONFIG_VXGE_DEBUG_TRACE_ALL
  69. #define VXGE_DEBUG_MODULE_MASK 0xffffffff
  70. #define VXGE_DEBUG_TRACE_MASK 0xffffffff
  71. #define VXGE_DEBUG_ERR_MASK 0xffffffff
  72. #define VXGE_DEBUG_MASK 0x000001ff
  73. #else
  74. #define VXGE_DEBUG_MODULE_MASK 0x20000000
  75. #define VXGE_DEBUG_TRACE_MASK 0x20000000
  76. #define VXGE_DEBUG_ERR_MASK 0x20000000
  77. #define VXGE_DEBUG_MASK 0x00000001
  78. #endif
  79. /*
  80. * @VXGE_COMPONENT_LL: do debug for vxge link layer module
  81. * @VXGE_COMPONENT_ALL: activate debug for all modules with no exceptions
  82. *
  83. * This enumeration going to be used to distinguish modules
  84. * or libraries during compilation and runtime. Makefile must declare
  85. * VXGE_DEBUG_MODULE_MASK macro and set it to proper value.
  86. */
  87. #define VXGE_COMPONENT_LL 0x20000000
  88. #define VXGE_COMPONENT_ALL 0xffffffff
  89. #define VXGE_HW_BASE_INF 100
  90. #define VXGE_HW_BASE_ERR 200
  91. #define VXGE_HW_BASE_BADCFG 300
  92. enum vxge_hw_status {
  93. VXGE_HW_OK = 0,
  94. VXGE_HW_FAIL = 1,
  95. VXGE_HW_PENDING = 2,
  96. VXGE_HW_COMPLETIONS_REMAIN = 3,
  97. VXGE_HW_INF_NO_MORE_COMPLETED_DESCRIPTORS = VXGE_HW_BASE_INF + 1,
  98. VXGE_HW_INF_OUT_OF_DESCRIPTORS = VXGE_HW_BASE_INF + 2,
  99. VXGE_HW_ERR_INVALID_HANDLE = VXGE_HW_BASE_ERR + 1,
  100. VXGE_HW_ERR_OUT_OF_MEMORY = VXGE_HW_BASE_ERR + 2,
  101. VXGE_HW_ERR_VPATH_NOT_AVAILABLE = VXGE_HW_BASE_ERR + 3,
  102. VXGE_HW_ERR_VPATH_NOT_OPEN = VXGE_HW_BASE_ERR + 4,
  103. VXGE_HW_ERR_WRONG_IRQ = VXGE_HW_BASE_ERR + 5,
  104. VXGE_HW_ERR_SWAPPER_CTRL = VXGE_HW_BASE_ERR + 6,
  105. VXGE_HW_ERR_INVALID_MTU_SIZE = VXGE_HW_BASE_ERR + 7,
  106. VXGE_HW_ERR_INVALID_INDEX = VXGE_HW_BASE_ERR + 8,
  107. VXGE_HW_ERR_INVALID_TYPE = VXGE_HW_BASE_ERR + 9,
  108. VXGE_HW_ERR_INVALID_OFFSET = VXGE_HW_BASE_ERR + 10,
  109. VXGE_HW_ERR_INVALID_DEVICE = VXGE_HW_BASE_ERR + 11,
  110. VXGE_HW_ERR_VERSION_CONFLICT = VXGE_HW_BASE_ERR + 12,
  111. VXGE_HW_ERR_INVALID_PCI_INFO = VXGE_HW_BASE_ERR + 13,
  112. VXGE_HW_ERR_INVALID_TCODE = VXGE_HW_BASE_ERR + 14,
  113. VXGE_HW_ERR_INVALID_BLOCK_SIZE = VXGE_HW_BASE_ERR + 15,
  114. VXGE_HW_ERR_INVALID_STATE = VXGE_HW_BASE_ERR + 16,
  115. VXGE_HW_ERR_PRIVILAGED_OPEARATION = VXGE_HW_BASE_ERR + 17,
  116. VXGE_HW_ERR_INVALID_PORT = VXGE_HW_BASE_ERR + 18,
  117. VXGE_HW_ERR_FIFO = VXGE_HW_BASE_ERR + 19,
  118. VXGE_HW_ERR_VPATH = VXGE_HW_BASE_ERR + 20,
  119. VXGE_HW_ERR_CRITICAL = VXGE_HW_BASE_ERR + 21,
  120. VXGE_HW_ERR_SLOT_FREEZE = VXGE_HW_BASE_ERR + 22,
  121. VXGE_HW_BADCFG_RING_INDICATE_MAX_PKTS = VXGE_HW_BASE_BADCFG + 1,
  122. VXGE_HW_BADCFG_FIFO_BLOCKS = VXGE_HW_BASE_BADCFG + 2,
  123. VXGE_HW_BADCFG_VPATH_MTU = VXGE_HW_BASE_BADCFG + 3,
  124. VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG = VXGE_HW_BASE_BADCFG + 4,
  125. VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH = VXGE_HW_BASE_BADCFG + 5,
  126. VXGE_HW_BADCFG_INTR_MODE = VXGE_HW_BASE_BADCFG + 6,
  127. VXGE_HW_BADCFG_RTS_MAC_EN = VXGE_HW_BASE_BADCFG + 7,
  128. VXGE_HW_EOF_TRACE_BUF = -1
  129. };
  130. /**
  131. * enum enum vxge_hw_device_link_state - Link state enumeration.
  132. * @VXGE_HW_LINK_NONE: Invalid link state.
  133. * @VXGE_HW_LINK_DOWN: Link is down.
  134. * @VXGE_HW_LINK_UP: Link is up.
  135. *
  136. */
  137. enum vxge_hw_device_link_state {
  138. VXGE_HW_LINK_NONE,
  139. VXGE_HW_LINK_DOWN,
  140. VXGE_HW_LINK_UP
  141. };
  142. /**
  143. * enum enum vxge_hw_fw_upgrade_code - FW upgrade return codes.
  144. * @VXGE_HW_FW_UPGRADE_OK: All OK send next 16 bytes
  145. * @VXGE_HW_FW_UPGRADE_DONE: upload completed
  146. * @VXGE_HW_FW_UPGRADE_ERR: upload error
  147. * @VXGE_FW_UPGRADE_BYTES2SKIP: skip bytes in the stream
  148. *
  149. */
  150. enum vxge_hw_fw_upgrade_code {
  151. VXGE_HW_FW_UPGRADE_OK = 0,
  152. VXGE_HW_FW_UPGRADE_DONE = 1,
  153. VXGE_HW_FW_UPGRADE_ERR = 2,
  154. VXGE_FW_UPGRADE_BYTES2SKIP = 3
  155. };
  156. /**
  157. * enum enum vxge_hw_fw_upgrade_err_code - FW upgrade error codes.
  158. * @VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_1: corrupt data
  159. * @VXGE_HW_FW_UPGRADE_ERR_BUFFER_OVERFLOW: buffer overflow
  160. * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_3: invalid .ncf file
  161. * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_4: invalid .ncf file
  162. * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_5: invalid .ncf file
  163. * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_6: invalid .ncf file
  164. * @VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_7: corrupt data
  165. * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_8: invalid .ncf file
  166. * @VXGE_HW_FW_UPGRADE_ERR_GENERIC_ERROR_UNKNOWN: generic error unknown type
  167. * @VXGE_HW_FW_UPGRADE_ERR_FAILED_TO_FLASH: failed to flash image check failed
  168. */
  169. enum vxge_hw_fw_upgrade_err_code {
  170. VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_1 = 1,
  171. VXGE_HW_FW_UPGRADE_ERR_BUFFER_OVERFLOW = 2,
  172. VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_3 = 3,
  173. VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_4 = 4,
  174. VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_5 = 5,
  175. VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_6 = 6,
  176. VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_7 = 7,
  177. VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_8 = 8,
  178. VXGE_HW_FW_UPGRADE_ERR_GENERIC_ERROR_UNKNOWN = 9,
  179. VXGE_HW_FW_UPGRADE_ERR_FAILED_TO_FLASH = 10
  180. };
  181. /**
  182. * struct vxge_hw_device_date - Date Format
  183. * @day: Day
  184. * @month: Month
  185. * @year: Year
  186. * @date: Date in string format
  187. *
  188. * Structure for returning date
  189. */
  190. #define VXGE_HW_FW_STRLEN 32
  191. struct vxge_hw_device_date {
  192. u32 day;
  193. u32 month;
  194. u32 year;
  195. char date[VXGE_HW_FW_STRLEN];
  196. };
  197. struct vxge_hw_device_version {
  198. u32 major;
  199. u32 minor;
  200. u32 build;
  201. char version[VXGE_HW_FW_STRLEN];
  202. };
  203. /**
  204. * struct vxge_hw_fifo_config - Configuration of fifo.
  205. * @enable: Is this fifo to be commissioned
  206. * @fifo_blocks: Numbers of TxDL (that is, lists of Tx descriptors)
  207. * blocks per queue.
  208. * @max_frags: Max number of Tx buffers per TxDL (that is, per single
  209. * transmit operation).
  210. * No more than 256 transmit buffers can be specified.
  211. * @memblock_size: Fifo descriptors are allocated in blocks of @mem_block_size
  212. * bytes. Setting @memblock_size to page size ensures
  213. * by-page allocation of descriptors. 128K bytes is the
  214. * maximum supported block size.
  215. * @alignment_size: per Tx fragment DMA-able memory used to align transmit data
  216. * (e.g., to align on a cache line).
  217. * @intr: Boolean. Use 1 to generate interrupt for each completed TxDL.
  218. * Use 0 otherwise.
  219. * @no_snoop_bits: If non-zero, specifies no-snoop PCI operation,
  220. * which generally improves latency of the host bridge operation
  221. * (see PCI specification). For valid values please refer
  222. * to struct vxge_hw_fifo_config{} in the driver sources.
  223. * Configuration of all Titan fifos.
  224. * Note: Valid (min, max) range for each attribute is specified in the body of
  225. * the struct vxge_hw_fifo_config{} structure.
  226. */
  227. struct vxge_hw_fifo_config {
  228. u32 enable;
  229. #define VXGE_HW_FIFO_ENABLE 1
  230. #define VXGE_HW_FIFO_DISABLE 0
  231. u32 fifo_blocks;
  232. #define VXGE_HW_MIN_FIFO_BLOCKS 2
  233. #define VXGE_HW_MAX_FIFO_BLOCKS 128
  234. u32 max_frags;
  235. #define VXGE_HW_MIN_FIFO_FRAGS 1
  236. #define VXGE_HW_MAX_FIFO_FRAGS 256
  237. u32 memblock_size;
  238. #define VXGE_HW_MIN_FIFO_MEMBLOCK_SIZE VXGE_HW_BLOCK_SIZE
  239. #define VXGE_HW_MAX_FIFO_MEMBLOCK_SIZE 131072
  240. #define VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE 8096
  241. u32 alignment_size;
  242. #define VXGE_HW_MIN_FIFO_ALIGNMENT_SIZE 0
  243. #define VXGE_HW_MAX_FIFO_ALIGNMENT_SIZE 65536
  244. #define VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE VXGE_CACHE_LINE_SIZE
  245. u32 intr;
  246. #define VXGE_HW_FIFO_QUEUE_INTR_ENABLE 1
  247. #define VXGE_HW_FIFO_QUEUE_INTR_DISABLE 0
  248. #define VXGE_HW_FIFO_QUEUE_INTR_DEFAULT 0
  249. u32 no_snoop_bits;
  250. #define VXGE_HW_FIFO_NO_SNOOP_DISABLED 0
  251. #define VXGE_HW_FIFO_NO_SNOOP_TXD 1
  252. #define VXGE_HW_FIFO_NO_SNOOP_FRM 2
  253. #define VXGE_HW_FIFO_NO_SNOOP_ALL 3
  254. #define VXGE_HW_FIFO_NO_SNOOP_DEFAULT 0
  255. };
  256. /**
  257. * struct vxge_hw_ring_config - Ring configurations.
  258. * @enable: Is this ring to be commissioned
  259. * @ring_blocks: Numbers of RxD blocks in the ring
  260. * @buffer_mode: Receive buffer mode (1, 2, 3, or 5); for details please refer
  261. * to Titan User Guide.
  262. * @scatter_mode: Titan supports two receive scatter modes: A and B.
  263. * For details please refer to Titan User Guide.
  264. * @rx_timer_val: The number of 32ns periods that would be counted between two
  265. * timer interrupts.
  266. * @greedy_return: If Set it forces the device to return absolutely all RxD
  267. * that are consumed and still on board when a timer interrupt
  268. * triggers. If Clear, then if the device has already returned
  269. * RxD before current timer interrupt trigerred and after the
  270. * previous timer interrupt triggered, then the device is not
  271. * forced to returned the rest of the consumed RxD that it has
  272. * on board which account for a byte count less than the one
  273. * programmed into PRC_CFG6.RXD_CRXDT field
  274. * @rx_timer_ci: TBD
  275. * @backoff_interval_us: Time (in microseconds), after which Titan
  276. * tries to download RxDs posted by the host.
  277. * Note that the "backoff" does not happen if host posts receive
  278. * descriptors in the timely fashion.
  279. * Ring configuration.
  280. */
  281. struct vxge_hw_ring_config {
  282. u32 enable;
  283. #define VXGE_HW_RING_ENABLE 1
  284. #define VXGE_HW_RING_DISABLE 0
  285. #define VXGE_HW_RING_DEFAULT 1
  286. u32 ring_blocks;
  287. #define VXGE_HW_MIN_RING_BLOCKS 1
  288. #define VXGE_HW_MAX_RING_BLOCKS 128
  289. #define VXGE_HW_DEF_RING_BLOCKS 2
  290. u32 buffer_mode;
  291. #define VXGE_HW_RING_RXD_BUFFER_MODE_1 1
  292. #define VXGE_HW_RING_RXD_BUFFER_MODE_3 3
  293. #define VXGE_HW_RING_RXD_BUFFER_MODE_5 5
  294. #define VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT 1
  295. u32 scatter_mode;
  296. #define VXGE_HW_RING_SCATTER_MODE_A 0
  297. #define VXGE_HW_RING_SCATTER_MODE_B 1
  298. #define VXGE_HW_RING_SCATTER_MODE_C 2
  299. #define VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT 0xffffffff
  300. u64 rxds_limit;
  301. #define VXGE_HW_DEF_RING_RXDS_LIMIT 44
  302. };
  303. /**
  304. * struct vxge_hw_vp_config - Configuration of virtual path
  305. * @vp_id: Virtual Path Id
  306. * @min_bandwidth: Minimum Guaranteed bandwidth
  307. * @ring: See struct vxge_hw_ring_config{}.
  308. * @fifo: See struct vxge_hw_fifo_config{}.
  309. * @tti: Configuration of interrupt associated with Transmit.
  310. * see struct vxge_hw_tim_intr_config();
  311. * @rti: Configuration of interrupt associated with Receive.
  312. * see struct vxge_hw_tim_intr_config();
  313. * @mtu: mtu size used on this port.
  314. * @rpa_strip_vlan_tag: Strip VLAN Tag enable/disable. Instructs the device to
  315. * remove the VLAN tag from all received tagged frames that are not
  316. * replicated at the internal L2 switch.
  317. * 0 - Do not strip the VLAN tag.
  318. * 1 - Strip the VLAN tag. Regardless of this setting, VLAN tags are
  319. * always placed into the RxDMA descriptor.
  320. *
  321. * This structure is used by the driver to pass the configuration parameters to
  322. * configure Virtual Path.
  323. */
  324. struct vxge_hw_vp_config {
  325. u32 vp_id;
  326. #define VXGE_HW_VPATH_PRIORITY_MIN 0
  327. #define VXGE_HW_VPATH_PRIORITY_MAX 16
  328. #define VXGE_HW_VPATH_PRIORITY_DEFAULT 0
  329. u32 min_bandwidth;
  330. #define VXGE_HW_VPATH_BANDWIDTH_MIN 0
  331. #define VXGE_HW_VPATH_BANDWIDTH_MAX 100
  332. #define VXGE_HW_VPATH_BANDWIDTH_DEFAULT 0
  333. struct vxge_hw_ring_config ring;
  334. struct vxge_hw_fifo_config fifo;
  335. struct vxge_hw_tim_intr_config tti;
  336. struct vxge_hw_tim_intr_config rti;
  337. u32 mtu;
  338. #define VXGE_HW_VPATH_MIN_INITIAL_MTU VXGE_HW_MIN_MTU
  339. #define VXGE_HW_VPATH_MAX_INITIAL_MTU VXGE_HW_MAX_MTU
  340. #define VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU 0xffffffff
  341. u32 rpa_strip_vlan_tag;
  342. #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE 1
  343. #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE 0
  344. #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT 0xffffffff
  345. };
  346. /**
  347. * struct vxge_hw_device_config - Device configuration.
  348. * @dma_blockpool_initial: Initial size of DMA Pool
  349. * @dma_blockpool_max: Maximum blocks in DMA pool
  350. * @intr_mode: Line, or MSI-X interrupt.
  351. *
  352. * @rth_en: Enable Receive Traffic Hashing(RTH) using IT(Indirection Table).
  353. * @rth_it_type: RTH IT table programming type
  354. * @rts_mac_en: Enable Receive Traffic Steering using MAC destination address
  355. * @vp_config: Configuration for virtual paths
  356. * @device_poll_millis: Specify the interval (in mulliseconds)
  357. * to wait for register reads
  358. *
  359. * Titan configuration.
  360. * Contains per-device configuration parameters, including:
  361. * - stats sampling interval, etc.
  362. *
  363. * In addition, struct vxge_hw_device_config{} includes "subordinate"
  364. * configurations, including:
  365. * - fifos and rings;
  366. * - MAC (done at firmware level).
  367. *
  368. * See Titan User Guide for more details.
  369. * Note: Valid (min, max) range for each attribute is specified in the body of
  370. * the struct vxge_hw_device_config{} structure. Please refer to the
  371. * corresponding include file.
  372. * See also: struct vxge_hw_tim_intr_config{}.
  373. */
  374. struct vxge_hw_device_config {
  375. u32 device_poll_millis;
  376. #define VXGE_HW_MIN_DEVICE_POLL_MILLIS 1
  377. #define VXGE_HW_MAX_DEVICE_POLL_MILLIS 100000
  378. #define VXGE_HW_DEF_DEVICE_POLL_MILLIS 1000
  379. u32 dma_blockpool_initial;
  380. u32 dma_blockpool_max;
  381. #define VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE 0
  382. #define VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE 0
  383. #define VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE 4
  384. #define VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE 4096
  385. #define VXGE_HW_MAX_PAYLOAD_SIZE_512 2
  386. u32 intr_mode:2,
  387. #define VXGE_HW_INTR_MODE_IRQLINE 0
  388. #define VXGE_HW_INTR_MODE_MSIX 1
  389. #define VXGE_HW_INTR_MODE_MSIX_ONE_SHOT 2
  390. #define VXGE_HW_INTR_MODE_DEF 0
  391. rth_en:1,
  392. #define VXGE_HW_RTH_DISABLE 0
  393. #define VXGE_HW_RTH_ENABLE 1
  394. #define VXGE_HW_RTH_DEFAULT 0
  395. rth_it_type:1,
  396. #define VXGE_HW_RTH_IT_TYPE_SOLO_IT 0
  397. #define VXGE_HW_RTH_IT_TYPE_MULTI_IT 1
  398. #define VXGE_HW_RTH_IT_TYPE_DEFAULT 0
  399. rts_mac_en:1,
  400. #define VXGE_HW_RTS_MAC_DISABLE 0
  401. #define VXGE_HW_RTS_MAC_ENABLE 1
  402. #define VXGE_HW_RTS_MAC_DEFAULT 0
  403. hwts_en:1;
  404. #define VXGE_HW_HWTS_DISABLE 0
  405. #define VXGE_HW_HWTS_ENABLE 1
  406. #define VXGE_HW_HWTS_DEFAULT 1
  407. struct vxge_hw_vp_config vp_config[VXGE_HW_MAX_VIRTUAL_PATHS];
  408. };
  409. /**
  410. * function vxge_uld_link_up_f - Link-Up callback provided by driver.
  411. * @devh: HW device handle.
  412. * Link-up notification callback provided by the driver.
  413. * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
  414. *
  415. * See also: struct vxge_hw_uld_cbs{}, vxge_uld_link_down_f{},
  416. * vxge_hw_driver_initialize().
  417. */
  418. /**
  419. * function vxge_uld_link_down_f - Link-Down callback provided by
  420. * driver.
  421. * @devh: HW device handle.
  422. *
  423. * Link-Down notification callback provided by the driver.
  424. * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
  425. *
  426. * See also: struct vxge_hw_uld_cbs{}, vxge_uld_link_up_f{},
  427. * vxge_hw_driver_initialize().
  428. */
  429. /**
  430. * function vxge_uld_crit_err_f - Critical Error notification callback.
  431. * @devh: HW device handle.
  432. * (typically - at HW device iinitialization time).
  433. * @type: Enumerated hw error, e.g.: double ECC.
  434. * @serr_data: Titan status.
  435. * @ext_data: Extended data. The contents depends on the @type.
  436. *
  437. * Link-Down notification callback provided by the driver.
  438. * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
  439. *
  440. * See also: struct vxge_hw_uld_cbs{}, enum vxge_hw_event{},
  441. * vxge_hw_driver_initialize().
  442. */
  443. /**
  444. * struct vxge_hw_uld_cbs - driver "slow-path" callbacks.
  445. * @link_up: See vxge_uld_link_up_f{}.
  446. * @link_down: See vxge_uld_link_down_f{}.
  447. * @crit_err: See vxge_uld_crit_err_f{}.
  448. *
  449. * Driver slow-path (per-driver) callbacks.
  450. * Implemented by driver and provided to HW via
  451. * vxge_hw_driver_initialize().
  452. * Note that these callbacks are not mandatory: HW will not invoke
  453. * a callback if NULL is specified.
  454. *
  455. * See also: vxge_hw_driver_initialize().
  456. */
  457. struct vxge_hw_uld_cbs {
  458. void (*link_up)(struct __vxge_hw_device *devh);
  459. void (*link_down)(struct __vxge_hw_device *devh);
  460. void (*crit_err)(struct __vxge_hw_device *devh,
  461. enum vxge_hw_event type, u64 ext_data);
  462. };
  463. /*
  464. * struct __vxge_hw_blockpool_entry - Block private data structure
  465. * @item: List header used to link.
  466. * @length: Length of the block
  467. * @memblock: Virtual address block
  468. * @dma_addr: DMA Address of the block.
  469. * @dma_handle: DMA handle of the block.
  470. * @acc_handle: DMA acc handle
  471. *
  472. * Block is allocated with a header to put the blocks into list.
  473. *
  474. */
  475. struct __vxge_hw_blockpool_entry {
  476. struct list_head item;
  477. u32 length;
  478. void *memblock;
  479. dma_addr_t dma_addr;
  480. struct pci_dev *dma_handle;
  481. struct pci_dev *acc_handle;
  482. };
  483. /*
  484. * struct __vxge_hw_blockpool - Block Pool
  485. * @hldev: HW device
  486. * @block_size: size of each block.
  487. * @Pool_size: Number of blocks in the pool
  488. * @pool_max: Maximum number of blocks above which to free additional blocks
  489. * @req_out: Number of block requests with OS out standing
  490. * @free_block_list: List of free blocks
  491. *
  492. * Block pool contains the DMA blocks preallocated.
  493. *
  494. */
  495. struct __vxge_hw_blockpool {
  496. struct __vxge_hw_device *hldev;
  497. u32 block_size;
  498. u32 pool_size;
  499. u32 pool_max;
  500. u32 req_out;
  501. struct list_head free_block_list;
  502. struct list_head free_entry_list;
  503. };
  504. /*
  505. * enum enum __vxge_hw_channel_type - Enumerated channel types.
  506. * @VXGE_HW_CHANNEL_TYPE_UNKNOWN: Unknown channel.
  507. * @VXGE_HW_CHANNEL_TYPE_FIFO: fifo.
  508. * @VXGE_HW_CHANNEL_TYPE_RING: ring.
  509. * @VXGE_HW_CHANNEL_TYPE_MAX: Maximum number of HW-supported
  510. * (and recognized) channel types. Currently: 2.
  511. *
  512. * Enumerated channel types. Currently there are only two link-layer
  513. * channels - Titan fifo and Titan ring. In the future the list will grow.
  514. */
  515. enum __vxge_hw_channel_type {
  516. VXGE_HW_CHANNEL_TYPE_UNKNOWN = 0,
  517. VXGE_HW_CHANNEL_TYPE_FIFO = 1,
  518. VXGE_HW_CHANNEL_TYPE_RING = 2,
  519. VXGE_HW_CHANNEL_TYPE_MAX = 3
  520. };
  521. /*
  522. * struct __vxge_hw_channel
  523. * @item: List item; used to maintain a list of open channels.
  524. * @type: Channel type. See enum vxge_hw_channel_type{}.
  525. * @devh: Device handle. HW device object that contains _this_ channel.
  526. * @vph: Virtual path handle. Virtual Path Object that contains _this_ channel.
  527. * @length: Channel length. Currently allocated number of descriptors.
  528. * The channel length "grows" when more descriptors get allocated.
  529. * See _hw_mempool_grow.
  530. * @reserve_arr: Reserve array. Contains descriptors that can be reserved
  531. * by driver for the subsequent send or receive operation.
  532. * See vxge_hw_fifo_txdl_reserve(),
  533. * vxge_hw_ring_rxd_reserve().
  534. * @reserve_ptr: Current pointer in the resrve array
  535. * @reserve_top: Reserve top gives the maximum number of dtrs available in
  536. * reserve array.
  537. * @work_arr: Work array. Contains descriptors posted to the channel.
  538. * Note that at any point in time @work_arr contains 3 types of
  539. * descriptors:
  540. * 1) posted but not yet consumed by Titan device;
  541. * 2) consumed but not yet completed;
  542. * 3) completed but not yet freed
  543. * (via vxge_hw_fifo_txdl_free() or vxge_hw_ring_rxd_free())
  544. * @post_index: Post index. At any point in time points on the
  545. * position in the channel, which'll contain next to-be-posted
  546. * descriptor.
  547. * @compl_index: Completion index. At any point in time points on the
  548. * position in the channel, which will contain next
  549. * to-be-completed descriptor.
  550. * @free_arr: Free array. Contains completed descriptors that were freed
  551. * (i.e., handed over back to HW) by driver.
  552. * See vxge_hw_fifo_txdl_free(), vxge_hw_ring_rxd_free().
  553. * @free_ptr: current pointer in free array
  554. * @per_dtr_space: Per-descriptor space (in bytes) that channel user can utilize
  555. * to store per-operation control information.
  556. * @stats: Pointer to common statistics
  557. * @userdata: Per-channel opaque (void*) user-defined context, which may be
  558. * driver object, ULP connection, etc.
  559. * Once channel is open, @userdata is passed back to user via
  560. * vxge_hw_channel_callback_f.
  561. *
  562. * HW channel object.
  563. *
  564. * See also: enum vxge_hw_channel_type{}, enum vxge_hw_channel_flag
  565. */
  566. struct __vxge_hw_channel {
  567. struct list_head item;
  568. enum __vxge_hw_channel_type type;
  569. struct __vxge_hw_device *devh;
  570. struct __vxge_hw_vpath_handle *vph;
  571. u32 length;
  572. u32 vp_id;
  573. void **reserve_arr;
  574. u32 reserve_ptr;
  575. u32 reserve_top;
  576. void **work_arr;
  577. u32 post_index ____cacheline_aligned;
  578. u32 compl_index ____cacheline_aligned;
  579. void **free_arr;
  580. u32 free_ptr;
  581. void **orig_arr;
  582. u32 per_dtr_space;
  583. void *userdata;
  584. struct vxge_hw_common_reg __iomem *common_reg;
  585. u32 first_vp_id;
  586. struct vxge_hw_vpath_stats_sw_common_info *stats;
  587. } ____cacheline_aligned;
  588. /*
  589. * struct __vxge_hw_virtualpath - Virtual Path
  590. *
  591. * @vp_id: Virtual path id
  592. * @vp_open: This flag specifies if vxge_hw_vp_open is called from LL Driver
  593. * @hldev: Hal device
  594. * @vp_config: Virtual Path Config
  595. * @vp_reg: VPATH Register map address in BAR0
  596. * @vpmgmt_reg: VPATH_MGMT register map address
  597. * @max_mtu: Max mtu that can be supported
  598. * @vsport_number: vsport attached to this vpath
  599. * @max_kdfc_db: Maximum kernel mode doorbells
  600. * @max_nofl_db: Maximum non offload doorbells
  601. * @tx_intr_num: Interrupt Number associated with the TX
  602. * @ringh: Ring Queue
  603. * @fifoh: FIFO Queue
  604. * @vpath_handles: Virtual Path handles list
  605. * @stats_block: Memory for DMAing stats
  606. * @stats: Vpath statistics
  607. *
  608. * Virtual path structure to encapsulate the data related to a virtual path.
  609. * Virtual paths are allocated by the HW upon getting configuration from the
  610. * driver and inserted into the list of virtual paths.
  611. */
  612. struct __vxge_hw_virtualpath {
  613. u32 vp_id;
  614. u32 vp_open;
  615. #define VXGE_HW_VP_NOT_OPEN 0
  616. #define VXGE_HW_VP_OPEN 1
  617. struct __vxge_hw_device *hldev;
  618. struct vxge_hw_vp_config *vp_config;
  619. struct vxge_hw_vpath_reg __iomem *vp_reg;
  620. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  621. struct __vxge_hw_non_offload_db_wrapper __iomem *nofl_db;
  622. u32 max_mtu;
  623. u32 vsport_number;
  624. u32 max_kdfc_db;
  625. u32 max_nofl_db;
  626. u64 tim_tti_cfg1_saved;
  627. u64 tim_tti_cfg3_saved;
  628. u64 tim_rti_cfg1_saved;
  629. u64 tim_rti_cfg3_saved;
  630. struct __vxge_hw_ring *____cacheline_aligned ringh;
  631. struct __vxge_hw_fifo *____cacheline_aligned fifoh;
  632. struct list_head vpath_handles;
  633. struct __vxge_hw_blockpool_entry *stats_block;
  634. struct vxge_hw_vpath_stats_hw_info *hw_stats;
  635. struct vxge_hw_vpath_stats_hw_info *hw_stats_sav;
  636. struct vxge_hw_vpath_stats_sw_info *sw_stats;
  637. spinlock_t lock;
  638. };
  639. /*
  640. * struct __vxge_hw_vpath_handle - List item to store callback information
  641. * @item: List head to keep the item in linked list
  642. * @vpath: Virtual path to which this item belongs
  643. *
  644. * This structure is used to store the callback information.
  645. */
  646. struct __vxge_hw_vpath_handle {
  647. struct list_head item;
  648. struct __vxge_hw_virtualpath *vpath;
  649. };
  650. /*
  651. * struct __vxge_hw_device
  652. *
  653. * HW device object.
  654. */
  655. /**
  656. * struct __vxge_hw_device - Hal device object
  657. * @magic: Magic Number
  658. * @bar0: BAR0 virtual address.
  659. * @pdev: Physical device handle
  660. * @config: Confguration passed by the LL driver at initialization
  661. * @link_state: Link state
  662. *
  663. * HW device object. Represents Titan adapter
  664. */
  665. struct __vxge_hw_device {
  666. u32 magic;
  667. #define VXGE_HW_DEVICE_MAGIC 0x12345678
  668. #define VXGE_HW_DEVICE_DEAD 0xDEADDEAD
  669. void __iomem *bar0;
  670. struct pci_dev *pdev;
  671. struct net_device *ndev;
  672. struct vxge_hw_device_config config;
  673. enum vxge_hw_device_link_state link_state;
  674. struct vxge_hw_uld_cbs uld_callbacks;
  675. u32 host_type;
  676. u32 func_id;
  677. u32 access_rights;
  678. #define VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH 0x1
  679. #define VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM 0x2
  680. #define VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM 0x4
  681. struct vxge_hw_legacy_reg __iomem *legacy_reg;
  682. struct vxge_hw_toc_reg __iomem *toc_reg;
  683. struct vxge_hw_common_reg __iomem *common_reg;
  684. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  685. struct vxge_hw_srpcim_reg __iomem *srpcim_reg \
  686. [VXGE_HW_TITAN_SRPCIM_REG_SPACES];
  687. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg \
  688. [VXGE_HW_TITAN_VPMGMT_REG_SPACES];
  689. struct vxge_hw_vpath_reg __iomem *vpath_reg \
  690. [VXGE_HW_TITAN_VPATH_REG_SPACES];
  691. u8 __iomem *kdfc;
  692. u8 __iomem *usdc;
  693. struct __vxge_hw_virtualpath virtual_paths \
  694. [VXGE_HW_MAX_VIRTUAL_PATHS];
  695. u64 vpath_assignments;
  696. u64 vpaths_deployed;
  697. u32 first_vp_id;
  698. u64 tim_int_mask0[4];
  699. u32 tim_int_mask1[4];
  700. struct __vxge_hw_blockpool block_pool;
  701. struct vxge_hw_device_stats stats;
  702. u32 debug_module_mask;
  703. u32 debug_level;
  704. u32 level_err;
  705. u32 level_trace;
  706. u16 eprom_versions[VXGE_HW_MAX_ROM_IMAGES];
  707. };
  708. #define VXGE_HW_INFO_LEN 64
  709. /**
  710. * struct vxge_hw_device_hw_info - Device information
  711. * @host_type: Host Type
  712. * @func_id: Function Id
  713. * @vpath_mask: vpath bit mask
  714. * @fw_version: Firmware version
  715. * @fw_date: Firmware Date
  716. * @flash_version: Firmware version
  717. * @flash_date: Firmware Date
  718. * @mac_addrs: Mac addresses for each vpath
  719. * @mac_addr_masks: Mac address masks for each vpath
  720. *
  721. * Returns the vpath mask that has the bits set for each vpath allocated
  722. * for the driver and the first mac address for each vpath
  723. */
  724. struct vxge_hw_device_hw_info {
  725. u32 host_type;
  726. #define VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION 0
  727. #define VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION 1
  728. #define VXGE_HW_NO_MR_SR_VH0_FUNCTION0 2
  729. #define VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION 3
  730. #define VXGE_HW_MR_SR_VH0_INVALID_CONFIG 4
  731. #define VXGE_HW_SR_VH_FUNCTION0 5
  732. #define VXGE_HW_SR_VH_VIRTUAL_FUNCTION 6
  733. #define VXGE_HW_VH_NORMAL_FUNCTION 7
  734. u64 function_mode;
  735. #define VXGE_HW_FUNCTION_MODE_SINGLE_FUNCTION 0
  736. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION 1
  737. #define VXGE_HW_FUNCTION_MODE_SRIOV 2
  738. #define VXGE_HW_FUNCTION_MODE_MRIOV 3
  739. #define VXGE_HW_FUNCTION_MODE_MRIOV_8 4
  740. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_17 5
  741. #define VXGE_HW_FUNCTION_MODE_SRIOV_8 6
  742. #define VXGE_HW_FUNCTION_MODE_SRIOV_4 7
  743. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_2 8
  744. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_4 9
  745. #define VXGE_HW_FUNCTION_MODE_MRIOV_4 10
  746. u32 func_id;
  747. u64 vpath_mask;
  748. struct vxge_hw_device_version fw_version;
  749. struct vxge_hw_device_date fw_date;
  750. struct vxge_hw_device_version flash_version;
  751. struct vxge_hw_device_date flash_date;
  752. u8 serial_number[VXGE_HW_INFO_LEN];
  753. u8 part_number[VXGE_HW_INFO_LEN];
  754. u8 product_desc[VXGE_HW_INFO_LEN];
  755. u8 mac_addrs[VXGE_HW_MAX_VIRTUAL_PATHS][ETH_ALEN];
  756. u8 mac_addr_masks[VXGE_HW_MAX_VIRTUAL_PATHS][ETH_ALEN];
  757. };
  758. /**
  759. * struct vxge_hw_device_attr - Device memory spaces.
  760. * @bar0: BAR0 virtual address.
  761. * @pdev: PCI device object.
  762. *
  763. * Device memory spaces. Includes configuration, BAR0 etc. per device
  764. * mapped memories. Also, includes a pointer to OS-specific PCI device object.
  765. */
  766. struct vxge_hw_device_attr {
  767. void __iomem *bar0;
  768. struct pci_dev *pdev;
  769. struct vxge_hw_uld_cbs uld_callbacks;
  770. };
  771. #define VXGE_HW_DEVICE_LINK_STATE_SET(hldev, ls) (hldev->link_state = ls)
  772. #define VXGE_HW_DEVICE_TIM_INT_MASK_SET(m0, m1, i) { \
  773. if (i < 16) { \
  774. m0[0] |= vxge_vBIT(0x8, (i*4), 4); \
  775. m0[1] |= vxge_vBIT(0x4, (i*4), 4); \
  776. } \
  777. else { \
  778. m1[0] = 0x80000000; \
  779. m1[1] = 0x40000000; \
  780. } \
  781. }
  782. #define VXGE_HW_DEVICE_TIM_INT_MASK_RESET(m0, m1, i) { \
  783. if (i < 16) { \
  784. m0[0] &= ~vxge_vBIT(0x8, (i*4), 4); \
  785. m0[1] &= ~vxge_vBIT(0x4, (i*4), 4); \
  786. } \
  787. else { \
  788. m1[0] = 0; \
  789. m1[1] = 0; \
  790. } \
  791. }
  792. #define VXGE_HW_DEVICE_STATS_PIO_READ(loc, offset) { \
  793. status = vxge_hw_mrpcim_stats_access(hldev, \
  794. VXGE_HW_STATS_OP_READ, \
  795. loc, \
  796. offset, \
  797. &val64); \
  798. if (status != VXGE_HW_OK) \
  799. return status; \
  800. }
  801. /*
  802. * struct __vxge_hw_ring - Ring channel.
  803. * @channel: Channel "base" of this ring, the common part of all HW
  804. * channels.
  805. * @mempool: Memory pool, the pool from which descriptors get allocated.
  806. * (See vxge_hw_mm.h).
  807. * @config: Ring configuration, part of device configuration
  808. * (see struct vxge_hw_device_config{}).
  809. * @ring_length: Length of the ring
  810. * @buffer_mode: 1, 3, or 5. The value specifies a receive buffer mode,
  811. * as per Titan User Guide.
  812. * @rxd_size: RxD sizes for 1-, 3- or 5- buffer modes. As per Titan spec,
  813. * 1-buffer mode descriptor is 32 byte long, etc.
  814. * @rxd_priv_size: Per RxD size reserved (by HW) for driver to keep
  815. * per-descriptor data (e.g., DMA handle for Solaris)
  816. * @per_rxd_space: Per rxd space requested by driver
  817. * @rxds_per_block: Number of descriptors per hardware-defined RxD
  818. * block. Depends on the (1-, 3-, 5-) buffer mode.
  819. * @rxdblock_priv_size: Reserved at the end of each RxD block. HW internal
  820. * usage. Not to confuse with @rxd_priv_size.
  821. * @cmpl_cnt: Completion counter. Is reset to zero upon entering the ISR.
  822. * @callback: Channel completion callback. HW invokes the callback when there
  823. * are new completions on that channel. In many implementations
  824. * the @callback executes in the hw interrupt context.
  825. * @rxd_init: Channel's descriptor-initialize callback.
  826. * See vxge_hw_ring_rxd_init_f{}.
  827. * If not NULL, HW invokes the callback when opening
  828. * the ring.
  829. * @rxd_term: Channel's descriptor-terminate callback. If not NULL,
  830. * HW invokes the callback when closing the corresponding channel.
  831. * See also vxge_hw_channel_rxd_term_f{}.
  832. * @stats: Statistics for ring
  833. * Ring channel.
  834. *
  835. * Note: The structure is cache line aligned to better utilize
  836. * CPU cache performance.
  837. */
  838. struct __vxge_hw_ring {
  839. struct __vxge_hw_channel channel;
  840. struct vxge_hw_mempool *mempool;
  841. struct vxge_hw_vpath_reg __iomem *vp_reg;
  842. struct vxge_hw_common_reg __iomem *common_reg;
  843. u32 ring_length;
  844. u32 buffer_mode;
  845. u32 rxd_size;
  846. u32 rxd_priv_size;
  847. u32 per_rxd_space;
  848. u32 rxds_per_block;
  849. u32 rxdblock_priv_size;
  850. u32 cmpl_cnt;
  851. u32 vp_id;
  852. u32 doorbell_cnt;
  853. u32 total_db_cnt;
  854. u64 rxds_limit;
  855. u32 rtimer;
  856. u64 tim_rti_cfg1_saved;
  857. u64 tim_rti_cfg3_saved;
  858. enum vxge_hw_status (*callback)(
  859. struct __vxge_hw_ring *ringh,
  860. void *rxdh,
  861. u8 t_code,
  862. void *userdata);
  863. enum vxge_hw_status (*rxd_init)(
  864. void *rxdh,
  865. void *userdata);
  866. void (*rxd_term)(
  867. void *rxdh,
  868. enum vxge_hw_rxd_state state,
  869. void *userdata);
  870. struct vxge_hw_vpath_stats_sw_ring_info *stats ____cacheline_aligned;
  871. struct vxge_hw_ring_config *config;
  872. } ____cacheline_aligned;
  873. /**
  874. * enum enum vxge_hw_txdl_state - Descriptor (TXDL) state.
  875. * @VXGE_HW_TXDL_STATE_NONE: Invalid state.
  876. * @VXGE_HW_TXDL_STATE_AVAIL: Descriptor is available for reservation.
  877. * @VXGE_HW_TXDL_STATE_POSTED: Descriptor is posted for processing by the
  878. * device.
  879. * @VXGE_HW_TXDL_STATE_FREED: Descriptor is free and can be reused for
  880. * filling-in and posting later.
  881. *
  882. * Titan/HW descriptor states.
  883. *
  884. */
  885. enum vxge_hw_txdl_state {
  886. VXGE_HW_TXDL_STATE_NONE = 0,
  887. VXGE_HW_TXDL_STATE_AVAIL = 1,
  888. VXGE_HW_TXDL_STATE_POSTED = 2,
  889. VXGE_HW_TXDL_STATE_FREED = 3
  890. };
  891. /*
  892. * struct __vxge_hw_fifo - Fifo.
  893. * @channel: Channel "base" of this fifo, the common part of all HW
  894. * channels.
  895. * @mempool: Memory pool, from which descriptors get allocated.
  896. * @config: Fifo configuration, part of device configuration
  897. * (see struct vxge_hw_device_config{}).
  898. * @interrupt_type: Interrupt type to be used
  899. * @no_snoop_bits: See struct vxge_hw_fifo_config{}.
  900. * @txdl_per_memblock: Number of TxDLs (TxD lists) per memblock.
  901. * on TxDL please refer to Titan UG.
  902. * @txdl_size: Configured TxDL size (i.e., number of TxDs in a list), plus
  903. * per-TxDL HW private space (struct __vxge_hw_fifo_txdl_priv).
  904. * @priv_size: Per-Tx descriptor space reserved for driver
  905. * usage.
  906. * @per_txdl_space: Per txdl private space for the driver
  907. * @callback: Fifo completion callback. HW invokes the callback when there
  908. * are new completions on that fifo. In many implementations
  909. * the @callback executes in the hw interrupt context.
  910. * @txdl_term: Fifo's descriptor-terminate callback. If not NULL,
  911. * HW invokes the callback when closing the corresponding fifo.
  912. * See also vxge_hw_fifo_txdl_term_f{}.
  913. * @stats: Statistics of this fifo
  914. *
  915. * Fifo channel.
  916. * Note: The structure is cache line aligned.
  917. */
  918. struct __vxge_hw_fifo {
  919. struct __vxge_hw_channel channel;
  920. struct vxge_hw_mempool *mempool;
  921. struct vxge_hw_fifo_config *config;
  922. struct vxge_hw_vpath_reg __iomem *vp_reg;
  923. struct __vxge_hw_non_offload_db_wrapper __iomem *nofl_db;
  924. u64 interrupt_type;
  925. u32 no_snoop_bits;
  926. u32 txdl_per_memblock;
  927. u32 txdl_size;
  928. u32 priv_size;
  929. u32 per_txdl_space;
  930. u32 vp_id;
  931. u32 tx_intr_num;
  932. u32 rtimer;
  933. u64 tim_tti_cfg1_saved;
  934. u64 tim_tti_cfg3_saved;
  935. enum vxge_hw_status (*callback)(
  936. struct __vxge_hw_fifo *fifo_handle,
  937. void *txdlh,
  938. enum vxge_hw_fifo_tcode t_code,
  939. void *userdata,
  940. struct sk_buff ***skb_ptr,
  941. int nr_skb,
  942. int *more);
  943. void (*txdl_term)(
  944. void *txdlh,
  945. enum vxge_hw_txdl_state state,
  946. void *userdata);
  947. struct vxge_hw_vpath_stats_sw_fifo_info *stats ____cacheline_aligned;
  948. } ____cacheline_aligned;
  949. /*
  950. * struct __vxge_hw_fifo_txdl_priv - Transmit descriptor HW-private data.
  951. * @dma_addr: DMA (mapped) address of _this_ descriptor.
  952. * @dma_handle: DMA handle used to map the descriptor onto device.
  953. * @dma_offset: Descriptor's offset in the memory block. HW allocates
  954. * descriptors in memory blocks (see struct vxge_hw_fifo_config{})
  955. * Each memblock is a contiguous block of DMA-able memory.
  956. * @frags: Total number of fragments (that is, contiguous data buffers)
  957. * carried by this TxDL.
  958. * @align_vaddr_start: Aligned virtual address start
  959. * @align_vaddr: Virtual address of the per-TxDL area in memory used for
  960. * alignement. Used to place one or more mis-aligned fragments
  961. * @align_dma_addr: DMA address translated from the @align_vaddr.
  962. * @align_dma_handle: DMA handle that corresponds to @align_dma_addr.
  963. * @align_dma_acch: DMA access handle corresponds to @align_dma_addr.
  964. * @align_dma_offset: The current offset into the @align_vaddr area.
  965. * Grows while filling the descriptor, gets reset.
  966. * @align_used_frags: Number of fragments used.
  967. * @alloc_frags: Total number of fragments allocated.
  968. * @unused: TODO
  969. * @next_txdl_priv: (TODO).
  970. * @first_txdp: (TODO).
  971. * @linked_txdl_priv: Pointer to any linked TxDL for creating contiguous
  972. * TxDL list.
  973. * @txdlh: Corresponding txdlh to this TxDL.
  974. * @memblock: Pointer to the TxDL memory block or memory page.
  975. * on the next send operation.
  976. * @dma_object: DMA address and handle of the memory block that contains
  977. * the descriptor. This member is used only in the "checked"
  978. * version of the HW (to enforce certain assertions);
  979. * otherwise it gets compiled out.
  980. * @allocated: True if the descriptor is reserved, 0 otherwise. Internal usage.
  981. *
  982. * Per-transmit decsriptor HW-private data. HW uses the space to keep DMA
  983. * information associated with the descriptor. Note that driver can ask HW
  984. * to allocate additional per-descriptor space for its own (driver-specific)
  985. * purposes.
  986. *
  987. * See also: struct vxge_hw_ring_rxd_priv{}.
  988. */
  989. struct __vxge_hw_fifo_txdl_priv {
  990. dma_addr_t dma_addr;
  991. struct pci_dev *dma_handle;
  992. ptrdiff_t dma_offset;
  993. u32 frags;
  994. u8 *align_vaddr_start;
  995. u8 *align_vaddr;
  996. dma_addr_t align_dma_addr;
  997. struct pci_dev *align_dma_handle;
  998. struct pci_dev *align_dma_acch;
  999. ptrdiff_t align_dma_offset;
  1000. u32 align_used_frags;
  1001. u32 alloc_frags;
  1002. u32 unused;
  1003. struct __vxge_hw_fifo_txdl_priv *next_txdl_priv;
  1004. struct vxge_hw_fifo_txd *first_txdp;
  1005. void *memblock;
  1006. };
  1007. /*
  1008. * struct __vxge_hw_non_offload_db_wrapper - Non-offload Doorbell Wrapper
  1009. * @control_0: Bits 0 to 7 - Doorbell type.
  1010. * Bits 8 to 31 - Reserved.
  1011. * Bits 32 to 39 - The highest TxD in this TxDL.
  1012. * Bits 40 to 47 - Reserved.
  1013. * Bits 48 to 55 - Reserved.
  1014. * Bits 56 to 63 - No snoop flags.
  1015. * @txdl_ptr: The starting location of the TxDL in host memory.
  1016. *
  1017. * Created by the host and written to the adapter via PIO to a Kernel Doorbell
  1018. * FIFO. All non-offload doorbell wrapper fields must be written by the host as
  1019. * part of a doorbell write. Consumed by the adapter but is not written by the
  1020. * adapter.
  1021. */
  1022. struct __vxge_hw_non_offload_db_wrapper {
  1023. u64 control_0;
  1024. #define VXGE_HW_NODBW_GET_TYPE(ctrl0) vxge_bVALn(ctrl0, 0, 8)
  1025. #define VXGE_HW_NODBW_TYPE(val) vxge_vBIT(val, 0, 8)
  1026. #define VXGE_HW_NODBW_TYPE_NODBW 0
  1027. #define VXGE_HW_NODBW_GET_LAST_TXD_NUMBER(ctrl0) vxge_bVALn(ctrl0, 32, 8)
  1028. #define VXGE_HW_NODBW_LAST_TXD_NUMBER(val) vxge_vBIT(val, 32, 8)
  1029. #define VXGE_HW_NODBW_GET_NO_SNOOP(ctrl0) vxge_bVALn(ctrl0, 56, 8)
  1030. #define VXGE_HW_NODBW_LIST_NO_SNOOP(val) vxge_vBIT(val, 56, 8)
  1031. #define VXGE_HW_NODBW_LIST_NO_SNOOP_TXD_READ_TXD0_WRITE 0x2
  1032. #define VXGE_HW_NODBW_LIST_NO_SNOOP_TX_FRAME_DATA_READ 0x1
  1033. u64 txdl_ptr;
  1034. };
  1035. /*
  1036. * TX Descriptor
  1037. */
  1038. /**
  1039. * struct vxge_hw_fifo_txd - Transmit Descriptor
  1040. * @control_0: Bits 0 to 6 - Reserved.
  1041. * Bit 7 - List Ownership. This field should be initialized
  1042. * to '1' by the driver before the transmit list pointer is
  1043. * written to the adapter. This field will be set to '0' by the
  1044. * adapter once it has completed transmitting the frame or frames in
  1045. * the list. Note - This field is only valid in TxD0. Additionally,
  1046. * for multi-list sequences, the driver should not release any
  1047. * buffers until the ownership of the last list in the multi-list
  1048. * sequence has been returned to the host.
  1049. * Bits 8 to 11 - Reserved
  1050. * Bits 12 to 15 - Transfer_Code. This field is only valid in
  1051. * TxD0. It is used to describe the status of the transmit data
  1052. * buffer transfer. This field is always overwritten by the
  1053. * adapter, so this field may be initialized to any value.
  1054. * Bits 16 to 17 - Host steering. This field allows the host to
  1055. * override the selection of the physical transmit port.
  1056. * Attention:
  1057. * Normal sounds as if learned from the switch rather than from
  1058. * the aggregation algorythms.
  1059. * 00: Normal. Use Destination/MAC Address
  1060. * lookup to determine the transmit port.
  1061. * 01: Send on physical Port1.
  1062. * 10: Send on physical Port0.
  1063. * 11: Send on both ports.
  1064. * Bits 18 to 21 - Reserved
  1065. * Bits 22 to 23 - Gather_Code. This field is set by the host and
  1066. * is used to describe how individual buffers comprise a frame.
  1067. * 10: First descriptor of a frame.
  1068. * 00: Middle of a multi-descriptor frame.
  1069. * 01: Last descriptor of a frame.
  1070. * 11: First and last descriptor of a frame (the entire frame
  1071. * resides in a single buffer).
  1072. * For multi-descriptor frames, the only valid gather code sequence
  1073. * is {10, [00], 01}. In other words, the descriptors must be placed
  1074. * in the list in the correct order.
  1075. * Bits 24 to 27 - Reserved
  1076. * Bits 28 to 29 - LSO_Frm_Encap. LSO Frame Encapsulation
  1077. * definition. Only valid in TxD0. This field allows the host to
  1078. * indicate the Ethernet encapsulation of an outbound LSO packet.
  1079. * 00 - classic mode (best guess)
  1080. * 01 - LLC
  1081. * 10 - SNAP
  1082. * 11 - DIX
  1083. * If "classic mode" is selected, the adapter will attempt to
  1084. * decode the frame's Ethernet encapsulation by examining the L/T
  1085. * field as follows:
  1086. * <= 0x05DC LLC/SNAP encoding; must examine DSAP/SSAP to determine
  1087. * if packet is IPv4 or IPv6.
  1088. * 0x8870 Jumbo-SNAP encoding.
  1089. * 0x0800 IPv4 DIX encoding
  1090. * 0x86DD IPv6 DIX encoding
  1091. * others illegal encapsulation
  1092. * Bits 30 - LSO_ Flag. Large Send Offload (LSO) flag.
  1093. * Set to 1 to perform segmentation offload for TCP/UDP.
  1094. * This field is valid only in TxD0.
  1095. * Bits 31 to 33 - Reserved.
  1096. * Bits 34 to 47 - LSO_MSS. TCP/UDP LSO Maximum Segment Size
  1097. * This field is meaningful only when LSO_Control is non-zero.
  1098. * When LSO_Control is set to TCP_LSO, the single (possibly large)
  1099. * TCP segment described by this TxDL will be sent as a series of
  1100. * TCP segments each of which contains no more than LSO_MSS
  1101. * payload bytes.
  1102. * When LSO_Control is set to UDP_LSO, the single (possibly large)
  1103. * UDP datagram described by this TxDL will be sent as a series of
  1104. * UDP datagrams each of which contains no more than LSO_MSS
  1105. * payload bytes.
  1106. * All outgoing frames from this TxDL will have LSO_MSS bytes of UDP
  1107. * or TCP payload, with the exception of the last, which will have
  1108. * <= LSO_MSS bytes of payload.
  1109. * Bits 48 to 63 - Buffer_Size. Number of valid bytes in the
  1110. * buffer to be read by the adapter. This field is written by the
  1111. * host. A value of 0 is illegal.
  1112. * Bits 32 to 63 - This value is written by the adapter upon
  1113. * completion of a UDP or TCP LSO operation and indicates the number
  1114. * of UDP or TCP payload bytes that were transmitted. 0x0000 will be
  1115. * returned for any non-LSO operation.
  1116. * @control_1: Bits 0 to 4 - Reserved.
  1117. * Bit 5 - Tx_CKO_IPv4 Set to a '1' to enable IPv4 header checksum
  1118. * offload. This field is only valid in the first TxD of a frame.
  1119. * Bit 6 - Tx_CKO_TCP Set to a '1' to enable TCP checksum offload.
  1120. * This field is only valid in the first TxD of a frame (the TxD's
  1121. * gather code must be 10 or 11). The driver should only set this
  1122. * bit if it can guarantee that TCP is present.
  1123. * Bit 7 - Tx_CKO_UDP Set to a '1' to enable UDP checksum offload.
  1124. * This field is only valid in the first TxD of a frame (the TxD's
  1125. * gather code must be 10 or 11). The driver should only set this
  1126. * bit if it can guarantee that UDP is present.
  1127. * Bits 8 to 14 - Reserved.
  1128. * Bit 15 - Tx_VLAN_Enable VLAN tag insertion flag. Set to a '1' to
  1129. * instruct the adapter to insert the VLAN tag specified by the
  1130. * Tx_VLAN_Tag field. This field is only valid in the first TxD of
  1131. * a frame.
  1132. * Bits 16 to 31 - Tx_VLAN_Tag. Variable portion of the VLAN tag
  1133. * to be inserted into the frame by the adapter (the first two bytes
  1134. * of a VLAN tag are always 0x8100). This field is only valid if the
  1135. * Tx_VLAN_Enable field is set to '1'.
  1136. * Bits 32 to 33 - Reserved.
  1137. * Bits 34 to 39 - Tx_Int_Number. Indicates which Tx interrupt
  1138. * number the frame associated with. This field is written by the
  1139. * host. It is only valid in the first TxD of a frame.
  1140. * Bits 40 to 42 - Reserved.
  1141. * Bit 43 - Set to 1 to exclude the frame from bandwidth metering
  1142. * functions. This field is valid only in the first TxD
  1143. * of a frame.
  1144. * Bits 44 to 45 - Reserved.
  1145. * Bit 46 - Tx_Int_Per_List Set to a '1' to instruct the adapter to
  1146. * generate an interrupt as soon as all of the frames in the list
  1147. * have been transmitted. In order to have per-frame interrupts,
  1148. * the driver should place a maximum of one frame per list. This
  1149. * field is only valid in the first TxD of a frame.
  1150. * Bit 47 - Tx_Int_Utilization Set to a '1' to instruct the adapter
  1151. * to count the frame toward the utilization interrupt specified in
  1152. * the Tx_Int_Number field. This field is only valid in the first
  1153. * TxD of a frame.
  1154. * Bits 48 to 63 - Reserved.
  1155. * @buffer_pointer: Buffer start address.
  1156. * @host_control: Host_Control.Opaque 64bit data stored by driver inside the
  1157. * Titan descriptor prior to posting the latter on the fifo
  1158. * via vxge_hw_fifo_txdl_post().The %host_control is returned as is
  1159. * to the driver with each completed descriptor.
  1160. *
  1161. * Transmit descriptor (TxD).Fifo descriptor contains configured number
  1162. * (list) of TxDs. * For more details please refer to Titan User Guide,
  1163. * Section 5.4.2 "Transmit Descriptor (TxD) Format".
  1164. */
  1165. struct vxge_hw_fifo_txd {
  1166. u64 control_0;
  1167. #define VXGE_HW_FIFO_TXD_LIST_OWN_ADAPTER vxge_mBIT(7)
  1168. #define VXGE_HW_FIFO_TXD_T_CODE_GET(ctrl0) vxge_bVALn(ctrl0, 12, 4)
  1169. #define VXGE_HW_FIFO_TXD_T_CODE(val) vxge_vBIT(val, 12, 4)
  1170. #define VXGE_HW_FIFO_TXD_T_CODE_UNUSED VXGE_HW_FIFO_T_CODE_UNUSED
  1171. #define VXGE_HW_FIFO_TXD_GATHER_CODE(val) vxge_vBIT(val, 22, 2)
  1172. #define VXGE_HW_FIFO_TXD_GATHER_CODE_FIRST VXGE_HW_FIFO_GATHER_CODE_FIRST
  1173. #define VXGE_HW_FIFO_TXD_GATHER_CODE_LAST VXGE_HW_FIFO_GATHER_CODE_LAST
  1174. #define VXGE_HW_FIFO_TXD_LSO_EN vxge_mBIT(30)
  1175. #define VXGE_HW_FIFO_TXD_LSO_MSS(val) vxge_vBIT(val, 34, 14)
  1176. #define VXGE_HW_FIFO_TXD_BUFFER_SIZE(val) vxge_vBIT(val, 48, 16)
  1177. u64 control_1;
  1178. #define VXGE_HW_FIFO_TXD_TX_CKO_IPV4_EN vxge_mBIT(5)
  1179. #define VXGE_HW_FIFO_TXD_TX_CKO_TCP_EN vxge_mBIT(6)
  1180. #define VXGE_HW_FIFO_TXD_TX_CKO_UDP_EN vxge_mBIT(7)
  1181. #define VXGE_HW_FIFO_TXD_VLAN_ENABLE vxge_mBIT(15)
  1182. #define VXGE_HW_FIFO_TXD_VLAN_TAG(val) vxge_vBIT(val, 16, 16)
  1183. #define VXGE_HW_FIFO_TXD_INT_NUMBER(val) vxge_vBIT(val, 34, 6)
  1184. #define VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST vxge_mBIT(46)
  1185. #define VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ vxge_mBIT(47)
  1186. u64 buffer_pointer;
  1187. u64 host_control;
  1188. };
  1189. /**
  1190. * struct vxge_hw_ring_rxd_1 - One buffer mode RxD for ring
  1191. * @host_control: This field is exclusively for host use and is "readonly"
  1192. * from the adapter's perspective.
  1193. * @control_0:Bits 0 to 6 - RTH_Bucket get
  1194. * Bit 7 - Own Descriptor ownership bit. This bit is set to 1
  1195. * by the host, and is set to 0 by the adapter.
  1196. * 0 - Host owns RxD and buffer.
  1197. * 1 - The adapter owns RxD and buffer.
  1198. * Bit 8 - Fast_Path_Eligible When set, indicates that the
  1199. * received frame meets all of the criteria for fast path processing.
  1200. * The required criteria are as follows:
  1201. * !SYN &
  1202. * (Transfer_Code == "Transfer OK") &
  1203. * (!Is_IP_Fragment) &
  1204. * ((Is_IPv4 & computed_L3_checksum == 0xFFFF) |
  1205. * (Is_IPv6)) &
  1206. * ((Is_TCP & computed_L4_checksum == 0xFFFF) |
  1207. * (Is_UDP & (computed_L4_checksum == 0xFFFF |
  1208. * computed _L4_checksum == 0x0000)))
  1209. * (same meaning for all RxD buffer modes)
  1210. * Bit 9 - L3 Checksum Correct
  1211. * Bit 10 - L4 Checksum Correct
  1212. * Bit 11 - Reserved
  1213. * Bit 12 to 15 - This field is written by the adapter. It is
  1214. * used to report the status of the frame transfer to the host.
  1215. * 0x0 - Transfer OK
  1216. * 0x4 - RDA Failure During Transfer
  1217. * 0x5 - Unparseable Packet, such as unknown IPv6 header.
  1218. * 0x6 - Frame integrity error (FCS or ECC).
  1219. * 0x7 - Buffer Size Error. The provided buffer(s) were not
  1220. * appropriately sized and data loss occurred.
  1221. * 0x8 - Internal ECC Error. RxD corrupted.
  1222. * 0x9 - IPv4 Checksum error
  1223. * 0xA - TCP/UDP Checksum error
  1224. * 0xF - Unknown Error or Multiple Error. Indicates an
  1225. * unknown problem or that more than one of transfer codes is set.
  1226. * Bit 16 - SYN The adapter sets this field to indicate that
  1227. * the incoming frame contained a TCP segment with its SYN bit
  1228. * set and its ACK bit NOT set. (same meaning for all RxD buffer
  1229. * modes)
  1230. * Bit 17 - Is ICMP
  1231. * Bit 18 - RTH_SPDM_HIT Set to 1 if there was a match in the
  1232. * Socket Pair Direct Match Table and the frame was steered based
  1233. * on SPDM.
  1234. * Bit 19 - RTH_IT_HIT Set to 1 if there was a match in the
  1235. * Indirection Table and the frame was steered based on hash
  1236. * indirection.
  1237. * Bit 20 to 23 - RTH_HASH_TYPE Indicates the function (hash
  1238. * type) that was used to calculate the hash.
  1239. * Bit 19 - IS_VLAN Set to '1' if the frame was/is VLAN
  1240. * tagged.
  1241. * Bit 25 to 26 - ETHER_ENCAP Reflects the Ethernet encapsulation
  1242. * of the received frame.
  1243. * 0x0 - Ethernet DIX
  1244. * 0x1 - LLC
  1245. * 0x2 - SNAP (includes Jumbo-SNAP)
  1246. * 0x3 - IPX
  1247. * Bit 27 - IS_IPV4 Set to '1' if the frame contains an IPv4 packet.
  1248. * Bit 28 - IS_IPV6 Set to '1' if the frame contains an IPv6 packet.
  1249. * Bit 29 - IS_IP_FRAG Set to '1' if the frame contains a fragmented
  1250. * IP packet.
  1251. * Bit 30 - IS_TCP Set to '1' if the frame contains a TCP segment.
  1252. * Bit 31 - IS_UDP Set to '1' if the frame contains a UDP message.
  1253. * Bit 32 to 47 - L3_Checksum[0:15] The IPv4 checksum value that
  1254. * arrived with the frame. If the resulting computed IPv4 header
  1255. * checksum for the frame did not produce the expected 0xFFFF value,
  1256. * then the transfer code would be set to 0x9.
  1257. * Bit 48 to 63 - L4_Checksum[0:15] The TCP/UDP checksum value that
  1258. * arrived with the frame. If the resulting computed TCP/UDP checksum
  1259. * for the frame did not produce the expected 0xFFFF value, then the
  1260. * transfer code would be set to 0xA.
  1261. * @control_1:Bits 0 to 1 - Reserved
  1262. * Bits 2 to 15 - Buffer0_Size.This field is set by the host and
  1263. * eventually overwritten by the adapter. The host writes the
  1264. * available buffer size in bytes when it passes the descriptor to
  1265. * the adapter. When a frame is delivered the host, the adapter
  1266. * populates this field with the number of bytes written into the
  1267. * buffer. The largest supported buffer is 16, 383 bytes.
  1268. * Bit 16 to 47 - RTH Hash Value 32-bit RTH hash value. Only valid if
  1269. * RTH_HASH_TYPE (Control_0, bits 20:23) is nonzero.
  1270. * Bit 48 to 63 - VLAN_Tag[0:15] The contents of the variable portion
  1271. * of the VLAN tag, if one was detected by the adapter. This field is
  1272. * populated even if VLAN-tag stripping is enabled.
  1273. * @buffer0_ptr: Pointer to buffer. This field is populated by the driver.
  1274. *
  1275. * One buffer mode RxD for ring structure
  1276. */
  1277. struct vxge_hw_ring_rxd_1 {
  1278. u64 host_control;
  1279. u64 control_0;
  1280. #define VXGE_HW_RING_RXD_RTH_BUCKET_GET(ctrl0) vxge_bVALn(ctrl0, 0, 7)
  1281. #define VXGE_HW_RING_RXD_LIST_OWN_ADAPTER vxge_mBIT(7)
  1282. #define VXGE_HW_RING_RXD_FAST_PATH_ELIGIBLE_GET(ctrl0) vxge_bVALn(ctrl0, 8, 1)
  1283. #define VXGE_HW_RING_RXD_L3_CKSUM_CORRECT_GET(ctrl0) vxge_bVALn(ctrl0, 9, 1)
  1284. #define VXGE_HW_RING_RXD_L4_CKSUM_CORRECT_GET(ctrl0) vxge_bVALn(ctrl0, 10, 1)
  1285. #define VXGE_HW_RING_RXD_T_CODE_GET(ctrl0) vxge_bVALn(ctrl0, 12, 4)
  1286. #define VXGE_HW_RING_RXD_T_CODE(val) vxge_vBIT(val, 12, 4)
  1287. #define VXGE_HW_RING_RXD_T_CODE_UNUSED VXGE_HW_RING_T_CODE_UNUSED
  1288. #define VXGE_HW_RING_RXD_SYN_GET(ctrl0) vxge_bVALn(ctrl0, 16, 1)
  1289. #define VXGE_HW_RING_RXD_IS_ICMP_GET(ctrl0) vxge_bVALn(ctrl0, 17, 1)
  1290. #define VXGE_HW_RING_RXD_RTH_SPDM_HIT_GET(ctrl0) vxge_bVALn(ctrl0, 18, 1)
  1291. #define VXGE_HW_RING_RXD_RTH_IT_HIT_GET(ctrl0) vxge_bVALn(ctrl0, 19, 1)
  1292. #define VXGE_HW_RING_RXD_RTH_HASH_TYPE_GET(ctrl0) vxge_bVALn(ctrl0, 20, 4)
  1293. #define VXGE_HW_RING_RXD_IS_VLAN_GET(ctrl0) vxge_bVALn(ctrl0, 24, 1)
  1294. #define VXGE_HW_RING_RXD_ETHER_ENCAP_GET(ctrl0) vxge_bVALn(ctrl0, 25, 2)
  1295. #define VXGE_HW_RING_RXD_FRAME_PROTO_GET(ctrl0) vxge_bVALn(ctrl0, 27, 5)
  1296. #define VXGE_HW_RING_RXD_L3_CKSUM_GET(ctrl0) vxge_bVALn(ctrl0, 32, 16)
  1297. #define VXGE_HW_RING_RXD_L4_CKSUM_GET(ctrl0) vxge_bVALn(ctrl0, 48, 16)
  1298. u64 control_1;
  1299. #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE_GET(ctrl1) vxge_bVALn(ctrl1, 2, 14)
  1300. #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE(val) vxge_vBIT(val, 2, 14)
  1301. #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE_MASK vxge_vBIT(0x3FFF, 2, 14)
  1302. #define VXGE_HW_RING_RXD_1_RTH_HASH_VAL_GET(ctrl1) vxge_bVALn(ctrl1, 16, 32)
  1303. #define VXGE_HW_RING_RXD_VLAN_TAG_GET(ctrl1) vxge_bVALn(ctrl1, 48, 16)
  1304. u64 buffer0_ptr;
  1305. };
  1306. enum vxge_hw_rth_algoritms {
  1307. RTH_ALG_JENKINS = 0,
  1308. RTH_ALG_MS_RSS = 1,
  1309. RTH_ALG_CRC32C = 2
  1310. };
  1311. /**
  1312. * struct vxge_hw_rth_hash_types - RTH hash types.
  1313. * @hash_type_tcpipv4_en: Enables RTH field type HashTypeTcpIPv4
  1314. * @hash_type_ipv4_en: Enables RTH field type HashTypeIPv4
  1315. * @hash_type_tcpipv6_en: Enables RTH field type HashTypeTcpIPv6
  1316. * @hash_type_ipv6_en: Enables RTH field type HashTypeIPv6
  1317. * @hash_type_tcpipv6ex_en: Enables RTH field type HashTypeTcpIPv6Ex
  1318. * @hash_type_ipv6ex_en: Enables RTH field type HashTypeIPv6Ex
  1319. *
  1320. * Used to pass RTH hash types to rts_rts_set.
  1321. *
  1322. * See also: vxge_hw_vpath_rts_rth_set(), vxge_hw_vpath_rts_rth_get().
  1323. */
  1324. struct vxge_hw_rth_hash_types {
  1325. u8 hash_type_tcpipv4_en:1,
  1326. hash_type_ipv4_en:1,
  1327. hash_type_tcpipv6_en:1,
  1328. hash_type_ipv6_en:1,
  1329. hash_type_tcpipv6ex_en:1,
  1330. hash_type_ipv6ex_en:1;
  1331. };
  1332. void vxge_hw_device_debug_set(
  1333. struct __vxge_hw_device *devh,
  1334. enum vxge_debug_level level,
  1335. u32 mask);
  1336. u32
  1337. vxge_hw_device_error_level_get(struct __vxge_hw_device *devh);
  1338. u32
  1339. vxge_hw_device_trace_level_get(struct __vxge_hw_device *devh);
  1340. /**
  1341. * vxge_hw_ring_rxd_size_get - Get the size of ring descriptor.
  1342. * @buf_mode: Buffer mode (1, 3 or 5)
  1343. *
  1344. * This function returns the size of RxD for given buffer mode
  1345. */
  1346. static inline u32 vxge_hw_ring_rxd_size_get(u32 buf_mode)
  1347. {
  1348. return sizeof(struct vxge_hw_ring_rxd_1);
  1349. }
  1350. /**
  1351. * vxge_hw_ring_rxds_per_block_get - Get the number of rxds per block.
  1352. * @buf_mode: Buffer mode (1 buffer mode only)
  1353. *
  1354. * This function returns the number of RxD for RxD block for given buffer mode
  1355. */
  1356. static inline u32 vxge_hw_ring_rxds_per_block_get(u32 buf_mode)
  1357. {
  1358. return (u32)((VXGE_HW_BLOCK_SIZE-16) /
  1359. sizeof(struct vxge_hw_ring_rxd_1));
  1360. }
  1361. /**
  1362. * vxge_hw_ring_rxd_1b_set - Prepare 1-buffer-mode descriptor.
  1363. * @rxdh: Descriptor handle.
  1364. * @dma_pointer: DMA address of a single receive buffer this descriptor
  1365. * should carry. Note that by the time vxge_hw_ring_rxd_1b_set is called,
  1366. * the receive buffer should be already mapped to the device
  1367. * @size: Size of the receive @dma_pointer buffer.
  1368. *
  1369. * Prepare 1-buffer-mode Rx descriptor for posting
  1370. * (via vxge_hw_ring_rxd_post()).
  1371. *
  1372. * This inline helper-function does not return any parameters and always
  1373. * succeeds.
  1374. *
  1375. */
  1376. static inline
  1377. void vxge_hw_ring_rxd_1b_set(
  1378. void *rxdh,
  1379. dma_addr_t dma_pointer,
  1380. u32 size)
  1381. {
  1382. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1383. rxdp->buffer0_ptr = dma_pointer;
  1384. rxdp->control_1 &= ~VXGE_HW_RING_RXD_1_BUFFER0_SIZE_MASK;
  1385. rxdp->control_1 |= VXGE_HW_RING_RXD_1_BUFFER0_SIZE(size);
  1386. }
  1387. /**
  1388. * vxge_hw_ring_rxd_1b_get - Get data from the completed 1-buf
  1389. * descriptor.
  1390. * @vpath_handle: Virtual Path handle.
  1391. * @rxdh: Descriptor handle.
  1392. * @dma_pointer: DMA address of a single receive buffer this descriptor
  1393. * carries. Returned by HW.
  1394. * @pkt_length: Length (in bytes) of the data in the buffer pointed by
  1395. *
  1396. * Retrieve protocol data from the completed 1-buffer-mode Rx descriptor.
  1397. * This inline helper-function uses completed descriptor to populate receive
  1398. * buffer pointer and other "out" parameters. The function always succeeds.
  1399. *
  1400. */
  1401. static inline
  1402. void vxge_hw_ring_rxd_1b_get(
  1403. struct __vxge_hw_ring *ring_handle,
  1404. void *rxdh,
  1405. u32 *pkt_length)
  1406. {
  1407. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1408. *pkt_length =
  1409. (u32)VXGE_HW_RING_RXD_1_BUFFER0_SIZE_GET(rxdp->control_1);
  1410. }
  1411. /**
  1412. * vxge_hw_ring_rxd_1b_info_get - Get extended information associated with
  1413. * a completed receive descriptor for 1b mode.
  1414. * @vpath_handle: Virtual Path handle.
  1415. * @rxdh: Descriptor handle.
  1416. * @rxd_info: Descriptor information
  1417. *
  1418. * Retrieve extended information associated with a completed receive descriptor.
  1419. *
  1420. */
  1421. static inline
  1422. void vxge_hw_ring_rxd_1b_info_get(
  1423. struct __vxge_hw_ring *ring_handle,
  1424. void *rxdh,
  1425. struct vxge_hw_ring_rxd_info *rxd_info)
  1426. {
  1427. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1428. rxd_info->syn_flag =
  1429. (u32)VXGE_HW_RING_RXD_SYN_GET(rxdp->control_0);
  1430. rxd_info->is_icmp =
  1431. (u32)VXGE_HW_RING_RXD_IS_ICMP_GET(rxdp->control_0);
  1432. rxd_info->fast_path_eligible =
  1433. (u32)VXGE_HW_RING_RXD_FAST_PATH_ELIGIBLE_GET(rxdp->control_0);
  1434. rxd_info->l3_cksum_valid =
  1435. (u32)VXGE_HW_RING_RXD_L3_CKSUM_CORRECT_GET(rxdp->control_0);
  1436. rxd_info->l3_cksum =
  1437. (u32)VXGE_HW_RING_RXD_L3_CKSUM_GET(rxdp->control_0);
  1438. rxd_info->l4_cksum_valid =
  1439. (u32)VXGE_HW_RING_RXD_L4_CKSUM_CORRECT_GET(rxdp->control_0);
  1440. rxd_info->l4_cksum =
  1441. (u32)VXGE_HW_RING_RXD_L4_CKSUM_GET(rxdp->control_0);
  1442. rxd_info->frame =
  1443. (u32)VXGE_HW_RING_RXD_ETHER_ENCAP_GET(rxdp->control_0);
  1444. rxd_info->proto =
  1445. (u32)VXGE_HW_RING_RXD_FRAME_PROTO_GET(rxdp->control_0);
  1446. rxd_info->is_vlan =
  1447. (u32)VXGE_HW_RING_RXD_IS_VLAN_GET(rxdp->control_0);
  1448. rxd_info->vlan =
  1449. (u32)VXGE_HW_RING_RXD_VLAN_TAG_GET(rxdp->control_1);
  1450. rxd_info->rth_bucket =
  1451. (u32)VXGE_HW_RING_RXD_RTH_BUCKET_GET(rxdp->control_0);
  1452. rxd_info->rth_it_hit =
  1453. (u32)VXGE_HW_RING_RXD_RTH_IT_HIT_GET(rxdp->control_0);
  1454. rxd_info->rth_spdm_hit =
  1455. (u32)VXGE_HW_RING_RXD_RTH_SPDM_HIT_GET(rxdp->control_0);
  1456. rxd_info->rth_hash_type =
  1457. (u32)VXGE_HW_RING_RXD_RTH_HASH_TYPE_GET(rxdp->control_0);
  1458. rxd_info->rth_value =
  1459. (u32)VXGE_HW_RING_RXD_1_RTH_HASH_VAL_GET(rxdp->control_1);
  1460. }
  1461. /**
  1462. * vxge_hw_ring_rxd_private_get - Get driver private per-descriptor data
  1463. * of 1b mode 3b mode ring.
  1464. * @rxdh: Descriptor handle.
  1465. *
  1466. * Returns: private driver info associated with the descriptor.
  1467. * driver requests per-descriptor space via vxge_hw_ring_attr.
  1468. *
  1469. */
  1470. static inline void *vxge_hw_ring_rxd_private_get(void *rxdh)
  1471. {
  1472. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1473. return (void *)(size_t)rxdp->host_control;
  1474. }
  1475. /**
  1476. * vxge_hw_fifo_txdl_cksum_set_bits - Offload checksum.
  1477. * @txdlh: Descriptor handle.
  1478. * @cksum_bits: Specifies which checksums are to be offloaded: IPv4,
  1479. * and/or TCP and/or UDP.
  1480. *
  1481. * Ask Titan to calculate IPv4 & transport checksums for _this_ transmit
  1482. * descriptor.
  1483. * This API is part of the preparation of the transmit descriptor for posting
  1484. * (via vxge_hw_fifo_txdl_post()). The related "preparation" APIs include
  1485. * vxge_hw_fifo_txdl_mss_set(), vxge_hw_fifo_txdl_buffer_set_aligned(),
  1486. * and vxge_hw_fifo_txdl_buffer_set().
  1487. * All these APIs fill in the fields of the fifo descriptor,
  1488. * in accordance with the Titan specification.
  1489. *
  1490. */
  1491. static inline void vxge_hw_fifo_txdl_cksum_set_bits(void *txdlh, u64 cksum_bits)
  1492. {
  1493. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1494. txdp->control_1 |= cksum_bits;
  1495. }
  1496. /**
  1497. * vxge_hw_fifo_txdl_mss_set - Set MSS.
  1498. * @txdlh: Descriptor handle.
  1499. * @mss: MSS size for _this_ TCP connection. Passed by TCP stack down to the
  1500. * driver, which in turn inserts the MSS into the @txdlh.
  1501. *
  1502. * This API is part of the preparation of the transmit descriptor for posting
  1503. * (via vxge_hw_fifo_txdl_post()). The related "preparation" APIs include
  1504. * vxge_hw_fifo_txdl_buffer_set(), vxge_hw_fifo_txdl_buffer_set_aligned(),
  1505. * and vxge_hw_fifo_txdl_cksum_set_bits().
  1506. * All these APIs fill in the fields of the fifo descriptor,
  1507. * in accordance with the Titan specification.
  1508. *
  1509. */
  1510. static inline void vxge_hw_fifo_txdl_mss_set(void *txdlh, int mss)
  1511. {
  1512. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1513. txdp->control_0 |= VXGE_HW_FIFO_TXD_LSO_EN;
  1514. txdp->control_0 |= VXGE_HW_FIFO_TXD_LSO_MSS(mss);
  1515. }
  1516. /**
  1517. * vxge_hw_fifo_txdl_vlan_set - Set VLAN tag.
  1518. * @txdlh: Descriptor handle.
  1519. * @vlan_tag: 16bit VLAN tag.
  1520. *
  1521. * Insert VLAN tag into specified transmit descriptor.
  1522. * The actual insertion of the tag into outgoing frame is done by the hardware.
  1523. */
  1524. static inline void vxge_hw_fifo_txdl_vlan_set(void *txdlh, u16 vlan_tag)
  1525. {
  1526. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1527. txdp->control_1 |= VXGE_HW_FIFO_TXD_VLAN_ENABLE;
  1528. txdp->control_1 |= VXGE_HW_FIFO_TXD_VLAN_TAG(vlan_tag);
  1529. }
  1530. /**
  1531. * vxge_hw_fifo_txdl_private_get - Retrieve per-descriptor private data.
  1532. * @txdlh: Descriptor handle.
  1533. *
  1534. * Retrieve per-descriptor private data.
  1535. * Note that driver requests per-descriptor space via
  1536. * struct vxge_hw_fifo_attr passed to
  1537. * vxge_hw_vpath_open().
  1538. *
  1539. * Returns: private driver data associated with the descriptor.
  1540. */
  1541. static inline void *vxge_hw_fifo_txdl_private_get(void *txdlh)
  1542. {
  1543. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1544. return (void *)(size_t)txdp->host_control;
  1545. }
  1546. /**
  1547. * struct vxge_hw_ring_attr - Ring open "template".
  1548. * @callback: Ring completion callback. HW invokes the callback when there
  1549. * are new completions on that ring. In many implementations
  1550. * the @callback executes in the hw interrupt context.
  1551. * @rxd_init: Ring's descriptor-initialize callback.
  1552. * See vxge_hw_ring_rxd_init_f{}.
  1553. * If not NULL, HW invokes the callback when opening
  1554. * the ring.
  1555. * @rxd_term: Ring's descriptor-terminate callback. If not NULL,
  1556. * HW invokes the callback when closing the corresponding ring.
  1557. * See also vxge_hw_ring_rxd_term_f{}.
  1558. * @userdata: User-defined "context" of _that_ ring. Passed back to the
  1559. * user as one of the @callback, @rxd_init, and @rxd_term arguments.
  1560. * @per_rxd_space: If specified (i.e., greater than zero): extra space
  1561. * reserved by HW per each receive descriptor.
  1562. * Can be used to store
  1563. * and retrieve on completion, information specific
  1564. * to the driver.
  1565. *
  1566. * Ring open "template". User fills the structure with ring
  1567. * attributes and passes it to vxge_hw_vpath_open().
  1568. */
  1569. struct vxge_hw_ring_attr {
  1570. enum vxge_hw_status (*callback)(
  1571. struct __vxge_hw_ring *ringh,
  1572. void *rxdh,
  1573. u8 t_code,
  1574. void *userdata);
  1575. enum vxge_hw_status (*rxd_init)(
  1576. void *rxdh,
  1577. void *userdata);
  1578. void (*rxd_term)(
  1579. void *rxdh,
  1580. enum vxge_hw_rxd_state state,
  1581. void *userdata);
  1582. void *userdata;
  1583. u32 per_rxd_space;
  1584. };
  1585. /**
  1586. * function vxge_hw_fifo_callback_f - FIFO callback.
  1587. * @vpath_handle: Virtual path whose Fifo "containing" 1 or more completed
  1588. * descriptors.
  1589. * @txdlh: First completed descriptor.
  1590. * @txdl_priv: Pointer to per txdl space allocated
  1591. * @t_code: Transfer code, as per Titan User Guide.
  1592. * Returned by HW.
  1593. * @host_control: Opaque 64bit data stored by driver inside the Titan
  1594. * descriptor prior to posting the latter on the fifo
  1595. * via vxge_hw_fifo_txdl_post(). The @host_control is returned
  1596. * as is to the driver with each completed descriptor.
  1597. * @userdata: Opaque per-fifo data specified at fifo open
  1598. * time, via vxge_hw_vpath_open().
  1599. *
  1600. * Fifo completion callback (type declaration). A single per-fifo
  1601. * callback is specified at fifo open time, via
  1602. * vxge_hw_vpath_open(). Typically gets called as part of the processing
  1603. * of the Interrupt Service Routine.
  1604. *
  1605. * Fifo callback gets called by HW if, and only if, there is at least
  1606. * one new completion on a given fifo. Upon processing the first @txdlh driver
  1607. * is _supposed_ to continue consuming completions using:
  1608. * - vxge_hw_fifo_txdl_next_completed()
  1609. *
  1610. * Note that failure to process new completions in a timely fashion
  1611. * leads to VXGE_HW_INF_OUT_OF_DESCRIPTORS condition.
  1612. *
  1613. * Non-zero @t_code means failure to process transmit descriptor.
  1614. *
  1615. * In the "transmit" case the failure could happen, for instance, when the
  1616. * link is down, in which case Titan completes the descriptor because it
  1617. * is not able to send the data out.
  1618. *
  1619. * For details please refer to Titan User Guide.
  1620. *
  1621. * See also: vxge_hw_fifo_txdl_next_completed(), vxge_hw_fifo_txdl_term_f{}.
  1622. */
  1623. /**
  1624. * function vxge_hw_fifo_txdl_term_f - Terminate descriptor callback.
  1625. * @txdlh: First completed descriptor.
  1626. * @txdl_priv: Pointer to per txdl space allocated
  1627. * @state: One of the enum vxge_hw_txdl_state{} enumerated states.
  1628. * @userdata: Per-fifo user data (a.k.a. context) specified at
  1629. * fifo open time, via vxge_hw_vpath_open().
  1630. *
  1631. * Terminate descriptor callback. Unless NULL is specified in the
  1632. * struct vxge_hw_fifo_attr{} structure passed to vxge_hw_vpath_open()),
  1633. * HW invokes the callback as part of closing fifo, prior to
  1634. * de-allocating the ring and associated data structures
  1635. * (including descriptors).
  1636. * driver should utilize the callback to (for instance) unmap
  1637. * and free DMA data buffers associated with the posted (state =
  1638. * VXGE_HW_TXDL_STATE_POSTED) descriptors,
  1639. * as well as other relevant cleanup functions.
  1640. *
  1641. * See also: struct vxge_hw_fifo_attr{}
  1642. */
  1643. /**
  1644. * struct vxge_hw_fifo_attr - Fifo open "template".
  1645. * @callback: Fifo completion callback. HW invokes the callback when there
  1646. * are new completions on that fifo. In many implementations
  1647. * the @callback executes in the hw interrupt context.
  1648. * @txdl_term: Fifo's descriptor-terminate callback. If not NULL,
  1649. * HW invokes the callback when closing the corresponding fifo.
  1650. * See also vxge_hw_fifo_txdl_term_f{}.
  1651. * @userdata: User-defined "context" of _that_ fifo. Passed back to the
  1652. * user as one of the @callback, and @txdl_term arguments.
  1653. * @per_txdl_space: If specified (i.e., greater than zero): extra space
  1654. * reserved by HW per each transmit descriptor. Can be used to
  1655. * store, and retrieve on completion, information specific
  1656. * to the driver.
  1657. *
  1658. * Fifo open "template". User fills the structure with fifo
  1659. * attributes and passes it to vxge_hw_vpath_open().
  1660. */
  1661. struct vxge_hw_fifo_attr {
  1662. enum vxge_hw_status (*callback)(
  1663. struct __vxge_hw_fifo *fifo_handle,
  1664. void *txdlh,
  1665. enum vxge_hw_fifo_tcode t_code,
  1666. void *userdata,
  1667. struct sk_buff ***skb_ptr,
  1668. int nr_skb, int *more);
  1669. void (*txdl_term)(
  1670. void *txdlh,
  1671. enum vxge_hw_txdl_state state,
  1672. void *userdata);
  1673. void *userdata;
  1674. u32 per_txdl_space;
  1675. };
  1676. /**
  1677. * struct vxge_hw_vpath_attr - Attributes of virtual path
  1678. * @vp_id: Identifier of Virtual Path
  1679. * @ring_attr: Attributes of ring for non-offload receive
  1680. * @fifo_attr: Attributes of fifo for non-offload transmit
  1681. *
  1682. * Attributes of virtual path. This structure is passed as parameter
  1683. * to the vxge_hw_vpath_open() routine to set the attributes of ring and fifo.
  1684. */
  1685. struct vxge_hw_vpath_attr {
  1686. u32 vp_id;
  1687. struct vxge_hw_ring_attr ring_attr;
  1688. struct vxge_hw_fifo_attr fifo_attr;
  1689. };
  1690. enum vxge_hw_status __devinit vxge_hw_device_hw_info_get(
  1691. void __iomem *bar0,
  1692. struct vxge_hw_device_hw_info *hw_info);
  1693. enum vxge_hw_status __devinit vxge_hw_device_config_default_get(
  1694. struct vxge_hw_device_config *device_config);
  1695. /**
  1696. * vxge_hw_device_link_state_get - Get link state.
  1697. * @devh: HW device handle.
  1698. *
  1699. * Get link state.
  1700. * Returns: link state.
  1701. */
  1702. static inline
  1703. enum vxge_hw_device_link_state vxge_hw_device_link_state_get(
  1704. struct __vxge_hw_device *devh)
  1705. {
  1706. return devh->link_state;
  1707. }
  1708. void vxge_hw_device_terminate(struct __vxge_hw_device *devh);
  1709. const u8 *
  1710. vxge_hw_device_serial_number_get(struct __vxge_hw_device *devh);
  1711. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *devh);
  1712. const u8 *
  1713. vxge_hw_device_product_name_get(struct __vxge_hw_device *devh);
  1714. enum vxge_hw_status __devinit vxge_hw_device_initialize(
  1715. struct __vxge_hw_device **devh,
  1716. struct vxge_hw_device_attr *attr,
  1717. struct vxge_hw_device_config *device_config);
  1718. enum vxge_hw_status vxge_hw_device_getpause_data(
  1719. struct __vxge_hw_device *devh,
  1720. u32 port,
  1721. u32 *tx,
  1722. u32 *rx);
  1723. enum vxge_hw_status vxge_hw_device_setpause_data(
  1724. struct __vxge_hw_device *devh,
  1725. u32 port,
  1726. u32 tx,
  1727. u32 rx);
  1728. static inline void *vxge_os_dma_malloc(struct pci_dev *pdev,
  1729. unsigned long size,
  1730. struct pci_dev **p_dmah,
  1731. struct pci_dev **p_dma_acch)
  1732. {
  1733. gfp_t flags;
  1734. void *vaddr;
  1735. unsigned long misaligned = 0;
  1736. int realloc_flag = 0;
  1737. *p_dma_acch = *p_dmah = NULL;
  1738. if (in_interrupt())
  1739. flags = GFP_ATOMIC | GFP_DMA;
  1740. else
  1741. flags = GFP_KERNEL | GFP_DMA;
  1742. realloc:
  1743. vaddr = kmalloc((size), flags);
  1744. if (vaddr == NULL)
  1745. return vaddr;
  1746. misaligned = (unsigned long)VXGE_ALIGN((unsigned long)vaddr,
  1747. VXGE_CACHE_LINE_SIZE);
  1748. if (realloc_flag)
  1749. goto out;
  1750. if (misaligned) {
  1751. /* misaligned, free current one and try allocating
  1752. * size + VXGE_CACHE_LINE_SIZE memory
  1753. */
  1754. kfree((void *) vaddr);
  1755. size += VXGE_CACHE_LINE_SIZE;
  1756. realloc_flag = 1;
  1757. goto realloc;
  1758. }
  1759. out:
  1760. *(unsigned long *)p_dma_acch = misaligned;
  1761. vaddr = (void *)((u8 *)vaddr + misaligned);
  1762. return vaddr;
  1763. }
  1764. static inline void vxge_os_dma_free(struct pci_dev *pdev, const void *vaddr,
  1765. struct pci_dev **p_dma_acch)
  1766. {
  1767. unsigned long misaligned = *(unsigned long *)p_dma_acch;
  1768. u8 *tmp = (u8 *)vaddr;
  1769. tmp -= misaligned;
  1770. kfree((void *)tmp);
  1771. }
  1772. /*
  1773. * __vxge_hw_mempool_item_priv - will return pointer on per item private space
  1774. */
  1775. static inline void*
  1776. __vxge_hw_mempool_item_priv(
  1777. struct vxge_hw_mempool *mempool,
  1778. u32 memblock_idx,
  1779. void *item,
  1780. u32 *memblock_item_idx)
  1781. {
  1782. ptrdiff_t offset;
  1783. void *memblock = mempool->memblocks_arr[memblock_idx];
  1784. offset = (u32)((u8 *)item - (u8 *)memblock);
  1785. vxge_assert(offset >= 0 && (u32)offset < mempool->memblock_size);
  1786. (*memblock_item_idx) = (u32) offset / mempool->item_size;
  1787. vxge_assert((*memblock_item_idx) < mempool->items_per_memblock);
  1788. return (u8 *)mempool->memblocks_priv_arr[memblock_idx] +
  1789. (*memblock_item_idx) * mempool->items_priv_size;
  1790. }
  1791. /*
  1792. * __vxge_hw_fifo_txdl_priv - Return the max fragments allocated
  1793. * for the fifo.
  1794. * @fifo: Fifo
  1795. * @txdp: Poniter to a TxD
  1796. */
  1797. static inline struct __vxge_hw_fifo_txdl_priv *
  1798. __vxge_hw_fifo_txdl_priv(
  1799. struct __vxge_hw_fifo *fifo,
  1800. struct vxge_hw_fifo_txd *txdp)
  1801. {
  1802. return (struct __vxge_hw_fifo_txdl_priv *)
  1803. (((char *)((ulong)txdp->host_control)) +
  1804. fifo->per_txdl_space);
  1805. }
  1806. enum vxge_hw_status vxge_hw_vpath_open(
  1807. struct __vxge_hw_device *devh,
  1808. struct vxge_hw_vpath_attr *attr,
  1809. struct __vxge_hw_vpath_handle **vpath_handle);
  1810. enum vxge_hw_status vxge_hw_vpath_close(
  1811. struct __vxge_hw_vpath_handle *vpath_handle);
  1812. enum vxge_hw_status
  1813. vxge_hw_vpath_reset(
  1814. struct __vxge_hw_vpath_handle *vpath_handle);
  1815. enum vxge_hw_status
  1816. vxge_hw_vpath_recover_from_reset(
  1817. struct __vxge_hw_vpath_handle *vpath_handle);
  1818. void
  1819. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp);
  1820. enum vxge_hw_status
  1821. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ringh);
  1822. enum vxge_hw_status vxge_hw_vpath_mtu_set(
  1823. struct __vxge_hw_vpath_handle *vpath_handle,
  1824. u32 new_mtu);
  1825. void
  1826. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp);
  1827. #ifndef readq
  1828. static inline u64 readq(void __iomem *addr)
  1829. {
  1830. u64 ret = 0;
  1831. ret = readl(addr + 4);
  1832. ret <<= 32;
  1833. ret |= readl(addr);
  1834. return ret;
  1835. }
  1836. #endif
  1837. #ifndef writeq
  1838. static inline void writeq(u64 val, void __iomem *addr)
  1839. {
  1840. writel((u32) (val), addr);
  1841. writel((u32) (val >> 32), (addr + 4));
  1842. }
  1843. #endif
  1844. static inline void __vxge_hw_pio_mem_write32_upper(u32 val, void __iomem *addr)
  1845. {
  1846. writel(val, addr + 4);
  1847. }
  1848. static inline void __vxge_hw_pio_mem_write32_lower(u32 val, void __iomem *addr)
  1849. {
  1850. writel(val, addr);
  1851. }
  1852. enum vxge_hw_status
  1853. vxge_hw_device_flick_link_led(struct __vxge_hw_device *devh, u64 on_off);
  1854. enum vxge_hw_status
  1855. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask);
  1856. /**
  1857. * vxge_debug_ll
  1858. * @level: level of debug verbosity.
  1859. * @mask: mask for the debug
  1860. * @buf: Circular buffer for tracing
  1861. * @fmt: printf like format string
  1862. *
  1863. * Provides logging facilities. Can be customized on per-module
  1864. * basis or/and with debug levels. Input parameters, except
  1865. * module and level, are the same as posix printf. This function
  1866. * may be compiled out if DEBUG macro was never defined.
  1867. * See also: enum vxge_debug_level{}.
  1868. */
  1869. #if (VXGE_COMPONENT_LL & VXGE_DEBUG_MODULE_MASK)
  1870. #define vxge_debug_ll(level, mask, fmt, ...) do { \
  1871. if ((level >= VXGE_ERR && VXGE_COMPONENT_LL & VXGE_DEBUG_ERR_MASK) || \
  1872. (level >= VXGE_TRACE && VXGE_COMPONENT_LL & VXGE_DEBUG_TRACE_MASK))\
  1873. if ((mask & VXGE_DEBUG_MASK) == mask) \
  1874. printk(fmt "\n", __VA_ARGS__); \
  1875. } while (0)
  1876. #else
  1877. #define vxge_debug_ll(level, mask, fmt, ...)
  1878. #endif
  1879. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  1880. struct __vxge_hw_vpath_handle **vpath_handles,
  1881. u32 vpath_count,
  1882. u8 *mtable,
  1883. u8 *itable,
  1884. u32 itable_size);
  1885. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  1886. struct __vxge_hw_vpath_handle *vpath_handle,
  1887. enum vxge_hw_rth_algoritms algorithm,
  1888. struct vxge_hw_rth_hash_types *hash_type,
  1889. u16 bucket_size);
  1890. enum vxge_hw_status
  1891. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id);
  1892. #define VXGE_HW_MIN_SUCCESSIVE_IDLE_COUNT 5
  1893. #define VXGE_HW_MAX_POLLING_COUNT 100
  1894. void
  1895. vxge_hw_device_wait_receive_idle(struct __vxge_hw_device *hldev);
  1896. enum vxge_hw_status
  1897. vxge_hw_upgrade_read_version(struct __vxge_hw_device *hldev, u32 *major,
  1898. u32 *minor, u32 *build);
  1899. enum vxge_hw_status vxge_hw_flash_fw(struct __vxge_hw_device *hldev);
  1900. enum vxge_hw_status
  1901. vxge_update_fw_image(struct __vxge_hw_device *hldev, const u8 *filebuf,
  1902. int size);
  1903. enum vxge_hw_status
  1904. vxge_hw_vpath_eprom_img_ver_get(struct __vxge_hw_device *hldev,
  1905. struct eprom_image *eprom_image_data);
  1906. int vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device *hldev, u32 vp_id);
  1907. #endif