vmxnet3_drv.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <net/ip6_checksum.h>
  27. #include "vmxnet3_int.h"
  28. char vmxnet3_driver_name[] = "vmxnet3";
  29. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  30. /*
  31. * PCI Device ID Table
  32. * Last entry must be all 0s
  33. */
  34. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  35. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  36. {0}
  37. };
  38. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  39. static atomic_t devices_found;
  40. #define VMXNET3_MAX_DEVICES 10
  41. static int enable_mq = 1;
  42. static int irq_share_mode;
  43. static void
  44. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  45. /*
  46. * Enable/Disable the given intr
  47. */
  48. static void
  49. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  52. }
  53. static void
  54. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  55. {
  56. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  57. }
  58. /*
  59. * Enable/Disable all intrs used by the device
  60. */
  61. static void
  62. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  63. {
  64. int i;
  65. for (i = 0; i < adapter->intr.num_intrs; i++)
  66. vmxnet3_enable_intr(adapter, i);
  67. adapter->shared->devRead.intrConf.intrCtrl &=
  68. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  69. }
  70. static void
  71. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  72. {
  73. int i;
  74. adapter->shared->devRead.intrConf.intrCtrl |=
  75. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  76. for (i = 0; i < adapter->intr.num_intrs; i++)
  77. vmxnet3_disable_intr(adapter, i);
  78. }
  79. static void
  80. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  81. {
  82. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  83. }
  84. static bool
  85. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  86. {
  87. return tq->stopped;
  88. }
  89. static void
  90. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  91. {
  92. tq->stopped = false;
  93. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  94. }
  95. static void
  96. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  97. {
  98. tq->stopped = false;
  99. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  100. }
  101. static void
  102. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  103. {
  104. tq->stopped = true;
  105. tq->num_stop++;
  106. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  107. }
  108. /*
  109. * Check the link state. This may start or stop the tx queue.
  110. */
  111. static void
  112. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  113. {
  114. u32 ret;
  115. int i;
  116. unsigned long flags;
  117. spin_lock_irqsave(&adapter->cmd_lock, flags);
  118. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  119. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  120. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  121. adapter->link_speed = ret >> 16;
  122. if (ret & 1) { /* Link is up. */
  123. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  124. adapter->netdev->name, adapter->link_speed);
  125. if (!netif_carrier_ok(adapter->netdev))
  126. netif_carrier_on(adapter->netdev);
  127. if (affectTxQueue) {
  128. for (i = 0; i < adapter->num_tx_queues; i++)
  129. vmxnet3_tq_start(&adapter->tx_queue[i],
  130. adapter);
  131. }
  132. } else {
  133. printk(KERN_INFO "%s: NIC Link is Down\n",
  134. adapter->netdev->name);
  135. if (netif_carrier_ok(adapter->netdev))
  136. netif_carrier_off(adapter->netdev);
  137. if (affectTxQueue) {
  138. for (i = 0; i < adapter->num_tx_queues; i++)
  139. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  140. }
  141. }
  142. }
  143. static void
  144. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  145. {
  146. int i;
  147. unsigned long flags;
  148. u32 events = le32_to_cpu(adapter->shared->ecr);
  149. if (!events)
  150. return;
  151. vmxnet3_ack_events(adapter, events);
  152. /* Check if link state has changed */
  153. if (events & VMXNET3_ECR_LINK)
  154. vmxnet3_check_link(adapter, true);
  155. /* Check if there is an error on xmit/recv queues */
  156. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  157. spin_lock_irqsave(&adapter->cmd_lock, flags);
  158. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  159. VMXNET3_CMD_GET_QUEUE_STATUS);
  160. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  161. for (i = 0; i < adapter->num_tx_queues; i++)
  162. if (adapter->tqd_start[i].status.stopped)
  163. dev_err(&adapter->netdev->dev,
  164. "%s: tq[%d] error 0x%x\n",
  165. adapter->netdev->name, i, le32_to_cpu(
  166. adapter->tqd_start[i].status.error));
  167. for (i = 0; i < adapter->num_rx_queues; i++)
  168. if (adapter->rqd_start[i].status.stopped)
  169. dev_err(&adapter->netdev->dev,
  170. "%s: rq[%d] error 0x%x\n",
  171. adapter->netdev->name, i,
  172. adapter->rqd_start[i].status.error);
  173. schedule_work(&adapter->work);
  174. }
  175. }
  176. #ifdef __BIG_ENDIAN_BITFIELD
  177. /*
  178. * The device expects the bitfields in shared structures to be written in
  179. * little endian. When CPU is big endian, the following routines are used to
  180. * correctly read and write into ABI.
  181. * The general technique used here is : double word bitfields are defined in
  182. * opposite order for big endian architecture. Then before reading them in
  183. * driver the complete double word is translated using le32_to_cpu. Similarly
  184. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  185. * double words into required format.
  186. * In order to avoid touching bits in shared structure more than once, temporary
  187. * descriptors are used. These are passed as srcDesc to following functions.
  188. */
  189. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  190. struct Vmxnet3_RxDesc *dstDesc)
  191. {
  192. u32 *src = (u32 *)srcDesc + 2;
  193. u32 *dst = (u32 *)dstDesc + 2;
  194. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  195. *dst = le32_to_cpu(*src);
  196. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  197. }
  198. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  199. struct Vmxnet3_TxDesc *dstDesc)
  200. {
  201. int i;
  202. u32 *src = (u32 *)(srcDesc + 1);
  203. u32 *dst = (u32 *)(dstDesc + 1);
  204. /* Working backwards so that the gen bit is set at the end. */
  205. for (i = 2; i > 0; i--) {
  206. src--;
  207. dst--;
  208. *dst = cpu_to_le32(*src);
  209. }
  210. }
  211. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  212. struct Vmxnet3_RxCompDesc *dstDesc)
  213. {
  214. int i = 0;
  215. u32 *src = (u32 *)srcDesc;
  216. u32 *dst = (u32 *)dstDesc;
  217. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  218. *dst = le32_to_cpu(*src);
  219. src++;
  220. dst++;
  221. }
  222. }
  223. /* Used to read bitfield values from double words. */
  224. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  225. {
  226. u32 temp = le32_to_cpu(*bitfield);
  227. u32 mask = ((1 << size) - 1) << pos;
  228. temp &= mask;
  229. temp >>= pos;
  230. return temp;
  231. }
  232. #endif /* __BIG_ENDIAN_BITFIELD */
  233. #ifdef __BIG_ENDIAN_BITFIELD
  234. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  235. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  236. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  237. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  238. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  239. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  240. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  241. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  242. VMXNET3_TCD_GEN_SIZE)
  243. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  244. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  245. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  246. (dstrcd) = (tmp); \
  247. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  248. } while (0)
  249. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  250. (dstrxd) = (tmp); \
  251. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  252. } while (0)
  253. #else
  254. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  255. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  256. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  257. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  258. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  259. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  260. #endif /* __BIG_ENDIAN_BITFIELD */
  261. static void
  262. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  263. struct pci_dev *pdev)
  264. {
  265. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  266. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  267. PCI_DMA_TODEVICE);
  268. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  269. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  270. PCI_DMA_TODEVICE);
  271. else
  272. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  273. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  274. }
  275. static int
  276. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  277. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  278. {
  279. struct sk_buff *skb;
  280. int entries = 0;
  281. /* no out of order completion */
  282. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  283. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  284. skb = tq->buf_info[eop_idx].skb;
  285. BUG_ON(skb == NULL);
  286. tq->buf_info[eop_idx].skb = NULL;
  287. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  288. while (tq->tx_ring.next2comp != eop_idx) {
  289. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  290. pdev);
  291. /* update next2comp w/o tx_lock. Since we are marking more,
  292. * instead of less, tx ring entries avail, the worst case is
  293. * that the tx routine incorrectly re-queues a pkt due to
  294. * insufficient tx ring entries.
  295. */
  296. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  297. entries++;
  298. }
  299. dev_kfree_skb_any(skb);
  300. return entries;
  301. }
  302. static int
  303. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  304. struct vmxnet3_adapter *adapter)
  305. {
  306. int completed = 0;
  307. union Vmxnet3_GenericDesc *gdesc;
  308. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  309. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  310. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  311. &gdesc->tcd), tq, adapter->pdev,
  312. adapter);
  313. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  314. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  315. }
  316. if (completed) {
  317. spin_lock(&tq->tx_lock);
  318. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  319. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  320. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  321. netif_carrier_ok(adapter->netdev))) {
  322. vmxnet3_tq_wake(tq, adapter);
  323. }
  324. spin_unlock(&tq->tx_lock);
  325. }
  326. return completed;
  327. }
  328. static void
  329. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  330. struct vmxnet3_adapter *adapter)
  331. {
  332. int i;
  333. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  334. struct vmxnet3_tx_buf_info *tbi;
  335. union Vmxnet3_GenericDesc *gdesc;
  336. tbi = tq->buf_info + tq->tx_ring.next2comp;
  337. gdesc = tq->tx_ring.base + tq->tx_ring.next2comp;
  338. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  339. if (tbi->skb) {
  340. dev_kfree_skb_any(tbi->skb);
  341. tbi->skb = NULL;
  342. }
  343. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  344. }
  345. /* sanity check, verify all buffers are indeed unmapped and freed */
  346. for (i = 0; i < tq->tx_ring.size; i++) {
  347. BUG_ON(tq->buf_info[i].skb != NULL ||
  348. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  349. }
  350. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  351. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  352. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  353. tq->comp_ring.next2proc = 0;
  354. }
  355. static void
  356. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  357. struct vmxnet3_adapter *adapter)
  358. {
  359. if (tq->tx_ring.base) {
  360. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  361. sizeof(struct Vmxnet3_TxDesc),
  362. tq->tx_ring.base, tq->tx_ring.basePA);
  363. tq->tx_ring.base = NULL;
  364. }
  365. if (tq->data_ring.base) {
  366. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  367. sizeof(struct Vmxnet3_TxDataDesc),
  368. tq->data_ring.base, tq->data_ring.basePA);
  369. tq->data_ring.base = NULL;
  370. }
  371. if (tq->comp_ring.base) {
  372. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  373. sizeof(struct Vmxnet3_TxCompDesc),
  374. tq->comp_ring.base, tq->comp_ring.basePA);
  375. tq->comp_ring.base = NULL;
  376. }
  377. kfree(tq->buf_info);
  378. tq->buf_info = NULL;
  379. }
  380. /* Destroy all tx queues */
  381. void
  382. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  383. {
  384. int i;
  385. for (i = 0; i < adapter->num_tx_queues; i++)
  386. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  387. }
  388. static void
  389. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  390. struct vmxnet3_adapter *adapter)
  391. {
  392. int i;
  393. /* reset the tx ring contents to 0 and reset the tx ring states */
  394. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  395. sizeof(struct Vmxnet3_TxDesc));
  396. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  397. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  398. memset(tq->data_ring.base, 0, tq->data_ring.size *
  399. sizeof(struct Vmxnet3_TxDataDesc));
  400. /* reset the tx comp ring contents to 0 and reset comp ring states */
  401. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  402. sizeof(struct Vmxnet3_TxCompDesc));
  403. tq->comp_ring.next2proc = 0;
  404. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  405. /* reset the bookkeeping data */
  406. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  407. for (i = 0; i < tq->tx_ring.size; i++)
  408. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  409. /* stats are not reset */
  410. }
  411. static int
  412. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  413. struct vmxnet3_adapter *adapter)
  414. {
  415. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  416. tq->comp_ring.base || tq->buf_info);
  417. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  418. * sizeof(struct Vmxnet3_TxDesc),
  419. &tq->tx_ring.basePA);
  420. if (!tq->tx_ring.base) {
  421. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  422. adapter->netdev->name);
  423. goto err;
  424. }
  425. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  426. tq->data_ring.size *
  427. sizeof(struct Vmxnet3_TxDataDesc),
  428. &tq->data_ring.basePA);
  429. if (!tq->data_ring.base) {
  430. printk(KERN_ERR "%s: failed to allocate data ring\n",
  431. adapter->netdev->name);
  432. goto err;
  433. }
  434. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  435. tq->comp_ring.size *
  436. sizeof(struct Vmxnet3_TxCompDesc),
  437. &tq->comp_ring.basePA);
  438. if (!tq->comp_ring.base) {
  439. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  440. adapter->netdev->name);
  441. goto err;
  442. }
  443. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  444. GFP_KERNEL);
  445. if (!tq->buf_info) {
  446. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  447. adapter->netdev->name);
  448. goto err;
  449. }
  450. return 0;
  451. err:
  452. vmxnet3_tq_destroy(tq, adapter);
  453. return -ENOMEM;
  454. }
  455. static void
  456. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  457. {
  458. int i;
  459. for (i = 0; i < adapter->num_tx_queues; i++)
  460. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  461. }
  462. /*
  463. * starting from ring->next2fill, allocate rx buffers for the given ring
  464. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  465. * are allocated or allocation fails
  466. */
  467. static int
  468. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  469. int num_to_alloc, struct vmxnet3_adapter *adapter)
  470. {
  471. int num_allocated = 0;
  472. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  473. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  474. u32 val;
  475. while (num_allocated <= num_to_alloc) {
  476. struct vmxnet3_rx_buf_info *rbi;
  477. union Vmxnet3_GenericDesc *gd;
  478. rbi = rbi_base + ring->next2fill;
  479. gd = ring->base + ring->next2fill;
  480. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  481. if (rbi->skb == NULL) {
  482. rbi->skb = dev_alloc_skb(rbi->len +
  483. NET_IP_ALIGN);
  484. if (unlikely(rbi->skb == NULL)) {
  485. rq->stats.rx_buf_alloc_failure++;
  486. break;
  487. }
  488. rbi->skb->dev = adapter->netdev;
  489. skb_reserve(rbi->skb, NET_IP_ALIGN);
  490. rbi->dma_addr = pci_map_single(adapter->pdev,
  491. rbi->skb->data, rbi->len,
  492. PCI_DMA_FROMDEVICE);
  493. } else {
  494. /* rx buffer skipped by the device */
  495. }
  496. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  497. } else {
  498. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  499. rbi->len != PAGE_SIZE);
  500. if (rbi->page == NULL) {
  501. rbi->page = alloc_page(GFP_ATOMIC);
  502. if (unlikely(rbi->page == NULL)) {
  503. rq->stats.rx_buf_alloc_failure++;
  504. break;
  505. }
  506. rbi->dma_addr = pci_map_page(adapter->pdev,
  507. rbi->page, 0, PAGE_SIZE,
  508. PCI_DMA_FROMDEVICE);
  509. } else {
  510. /* rx buffers skipped by the device */
  511. }
  512. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  513. }
  514. BUG_ON(rbi->dma_addr == 0);
  515. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  516. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  517. | val | rbi->len);
  518. /* Fill the last buffer but dont mark it ready, or else the
  519. * device will think that the queue is full */
  520. if (num_allocated == num_to_alloc)
  521. break;
  522. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  523. num_allocated++;
  524. vmxnet3_cmd_ring_adv_next2fill(ring);
  525. }
  526. rq->uncommitted[ring_idx] += num_allocated;
  527. dev_dbg(&adapter->netdev->dev,
  528. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  529. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  530. ring->next2comp, rq->uncommitted[ring_idx]);
  531. /* so that the device can distinguish a full ring and an empty ring */
  532. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  533. return num_allocated;
  534. }
  535. static void
  536. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  537. struct vmxnet3_rx_buf_info *rbi)
  538. {
  539. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  540. skb_shinfo(skb)->nr_frags;
  541. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  542. frag->page = rbi->page;
  543. frag->page_offset = 0;
  544. frag->size = rcd->len;
  545. skb->data_len += frag->size;
  546. skb_shinfo(skb)->nr_frags++;
  547. }
  548. static void
  549. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  550. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  551. struct vmxnet3_adapter *adapter)
  552. {
  553. u32 dw2, len;
  554. unsigned long buf_offset;
  555. int i;
  556. union Vmxnet3_GenericDesc *gdesc;
  557. struct vmxnet3_tx_buf_info *tbi = NULL;
  558. BUG_ON(ctx->copy_size > skb_headlen(skb));
  559. /* use the previous gen bit for the SOP desc */
  560. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  561. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  562. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  563. /* no need to map the buffer if headers are copied */
  564. if (ctx->copy_size) {
  565. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  566. tq->tx_ring.next2fill *
  567. sizeof(struct Vmxnet3_TxDataDesc));
  568. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  569. ctx->sop_txd->dword[3] = 0;
  570. tbi = tq->buf_info + tq->tx_ring.next2fill;
  571. tbi->map_type = VMXNET3_MAP_NONE;
  572. dev_dbg(&adapter->netdev->dev,
  573. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  574. tq->tx_ring.next2fill,
  575. le64_to_cpu(ctx->sop_txd->txd.addr),
  576. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  577. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  578. /* use the right gen for non-SOP desc */
  579. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  580. }
  581. /* linear part can use multiple tx desc if it's big */
  582. len = skb_headlen(skb) - ctx->copy_size;
  583. buf_offset = ctx->copy_size;
  584. while (len) {
  585. u32 buf_size;
  586. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  587. buf_size = len;
  588. dw2 |= len;
  589. } else {
  590. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  591. /* spec says that for TxDesc.len, 0 == 2^14 */
  592. }
  593. tbi = tq->buf_info + tq->tx_ring.next2fill;
  594. tbi->map_type = VMXNET3_MAP_SINGLE;
  595. tbi->dma_addr = pci_map_single(adapter->pdev,
  596. skb->data + buf_offset, buf_size,
  597. PCI_DMA_TODEVICE);
  598. tbi->len = buf_size;
  599. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  600. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  601. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  602. gdesc->dword[2] = cpu_to_le32(dw2);
  603. gdesc->dword[3] = 0;
  604. dev_dbg(&adapter->netdev->dev,
  605. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  606. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  607. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  608. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  609. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  610. len -= buf_size;
  611. buf_offset += buf_size;
  612. }
  613. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  614. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  615. tbi = tq->buf_info + tq->tx_ring.next2fill;
  616. tbi->map_type = VMXNET3_MAP_PAGE;
  617. tbi->dma_addr = pci_map_page(adapter->pdev, frag->page,
  618. frag->page_offset, frag->size,
  619. PCI_DMA_TODEVICE);
  620. tbi->len = frag->size;
  621. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  622. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  623. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  624. gdesc->dword[2] = cpu_to_le32(dw2 | frag->size);
  625. gdesc->dword[3] = 0;
  626. dev_dbg(&adapter->netdev->dev,
  627. "txd[%u]: 0x%llu %u %u\n",
  628. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  629. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  630. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  631. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  632. }
  633. ctx->eop_txd = gdesc;
  634. /* set the last buf_info for the pkt */
  635. tbi->skb = skb;
  636. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  637. }
  638. /* Init all tx queues */
  639. static void
  640. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  641. {
  642. int i;
  643. for (i = 0; i < adapter->num_tx_queues; i++)
  644. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  645. }
  646. /*
  647. * parse and copy relevant protocol headers:
  648. * For a tso pkt, relevant headers are L2/3/4 including options
  649. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  650. * if it's a TCP/UDP pkt
  651. *
  652. * Returns:
  653. * -1: error happens during parsing
  654. * 0: protocol headers parsed, but too big to be copied
  655. * 1: protocol headers parsed and copied
  656. *
  657. * Other effects:
  658. * 1. related *ctx fields are updated.
  659. * 2. ctx->copy_size is # of bytes copied
  660. * 3. the portion copied is guaranteed to be in the linear part
  661. *
  662. */
  663. static int
  664. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  665. struct vmxnet3_tx_ctx *ctx,
  666. struct vmxnet3_adapter *adapter)
  667. {
  668. struct Vmxnet3_TxDataDesc *tdd;
  669. if (ctx->mss) { /* TSO */
  670. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  671. ctx->l4_hdr_size = ((struct tcphdr *)
  672. skb_transport_header(skb))->doff * 4;
  673. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  674. } else {
  675. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  676. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  677. if (ctx->ipv4) {
  678. struct iphdr *iph = (struct iphdr *)
  679. skb_network_header(skb);
  680. if (iph->protocol == IPPROTO_TCP)
  681. ctx->l4_hdr_size = ((struct tcphdr *)
  682. skb_transport_header(skb))->doff * 4;
  683. else if (iph->protocol == IPPROTO_UDP)
  684. ctx->l4_hdr_size =
  685. sizeof(struct udphdr);
  686. else
  687. ctx->l4_hdr_size = 0;
  688. } else {
  689. /* for simplicity, don't copy L4 headers */
  690. ctx->l4_hdr_size = 0;
  691. }
  692. ctx->copy_size = ctx->eth_ip_hdr_size +
  693. ctx->l4_hdr_size;
  694. } else {
  695. ctx->eth_ip_hdr_size = 0;
  696. ctx->l4_hdr_size = 0;
  697. /* copy as much as allowed */
  698. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  699. , skb_headlen(skb));
  700. }
  701. /* make sure headers are accessible directly */
  702. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  703. goto err;
  704. }
  705. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  706. tq->stats.oversized_hdr++;
  707. ctx->copy_size = 0;
  708. return 0;
  709. }
  710. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  711. memcpy(tdd->data, skb->data, ctx->copy_size);
  712. dev_dbg(&adapter->netdev->dev,
  713. "copy %u bytes to dataRing[%u]\n",
  714. ctx->copy_size, tq->tx_ring.next2fill);
  715. return 1;
  716. err:
  717. return -1;
  718. }
  719. static void
  720. vmxnet3_prepare_tso(struct sk_buff *skb,
  721. struct vmxnet3_tx_ctx *ctx)
  722. {
  723. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  724. if (ctx->ipv4) {
  725. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  726. iph->check = 0;
  727. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  728. IPPROTO_TCP, 0);
  729. } else {
  730. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  731. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  732. IPPROTO_TCP, 0);
  733. }
  734. }
  735. /*
  736. * Transmits a pkt thru a given tq
  737. * Returns:
  738. * NETDEV_TX_OK: descriptors are setup successfully
  739. * NETDEV_TX_OK: error occurred, the pkt is dropped
  740. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  741. *
  742. * Side-effects:
  743. * 1. tx ring may be changed
  744. * 2. tq stats may be updated accordingly
  745. * 3. shared->txNumDeferred may be updated
  746. */
  747. static int
  748. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  749. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  750. {
  751. int ret;
  752. u32 count;
  753. unsigned long flags;
  754. struct vmxnet3_tx_ctx ctx;
  755. union Vmxnet3_GenericDesc *gdesc;
  756. #ifdef __BIG_ENDIAN_BITFIELD
  757. /* Use temporary descriptor to avoid touching bits multiple times */
  758. union Vmxnet3_GenericDesc tempTxDesc;
  759. #endif
  760. /* conservatively estimate # of descriptors to use */
  761. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  762. skb_shinfo(skb)->nr_frags + 1;
  763. ctx.ipv4 = (skb->protocol == cpu_to_be16(ETH_P_IP));
  764. ctx.mss = skb_shinfo(skb)->gso_size;
  765. if (ctx.mss) {
  766. if (skb_header_cloned(skb)) {
  767. if (unlikely(pskb_expand_head(skb, 0, 0,
  768. GFP_ATOMIC) != 0)) {
  769. tq->stats.drop_tso++;
  770. goto drop_pkt;
  771. }
  772. tq->stats.copy_skb_header++;
  773. }
  774. vmxnet3_prepare_tso(skb, &ctx);
  775. } else {
  776. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  777. /* non-tso pkts must not use more than
  778. * VMXNET3_MAX_TXD_PER_PKT entries
  779. */
  780. if (skb_linearize(skb) != 0) {
  781. tq->stats.drop_too_many_frags++;
  782. goto drop_pkt;
  783. }
  784. tq->stats.linearized++;
  785. /* recalculate the # of descriptors to use */
  786. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  787. }
  788. }
  789. spin_lock_irqsave(&tq->tx_lock, flags);
  790. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  791. tq->stats.tx_ring_full++;
  792. dev_dbg(&adapter->netdev->dev,
  793. "tx queue stopped on %s, next2comp %u"
  794. " next2fill %u\n", adapter->netdev->name,
  795. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  796. vmxnet3_tq_stop(tq, adapter);
  797. spin_unlock_irqrestore(&tq->tx_lock, flags);
  798. return NETDEV_TX_BUSY;
  799. }
  800. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  801. if (ret >= 0) {
  802. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  803. /* hdrs parsed, check against other limits */
  804. if (ctx.mss) {
  805. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  806. VMXNET3_MAX_TX_BUF_SIZE)) {
  807. goto hdr_too_big;
  808. }
  809. } else {
  810. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  811. if (unlikely(ctx.eth_ip_hdr_size +
  812. skb->csum_offset >
  813. VMXNET3_MAX_CSUM_OFFSET)) {
  814. goto hdr_too_big;
  815. }
  816. }
  817. }
  818. } else {
  819. tq->stats.drop_hdr_inspect_err++;
  820. goto unlock_drop_pkt;
  821. }
  822. /* fill tx descs related to addr & len */
  823. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  824. /* setup the EOP desc */
  825. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  826. /* setup the SOP desc */
  827. #ifdef __BIG_ENDIAN_BITFIELD
  828. gdesc = &tempTxDesc;
  829. gdesc->dword[2] = ctx.sop_txd->dword[2];
  830. gdesc->dword[3] = ctx.sop_txd->dword[3];
  831. #else
  832. gdesc = ctx.sop_txd;
  833. #endif
  834. if (ctx.mss) {
  835. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  836. gdesc->txd.om = VMXNET3_OM_TSO;
  837. gdesc->txd.msscof = ctx.mss;
  838. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  839. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  840. } else {
  841. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  842. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  843. gdesc->txd.om = VMXNET3_OM_CSUM;
  844. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  845. skb->csum_offset;
  846. } else {
  847. gdesc->txd.om = 0;
  848. gdesc->txd.msscof = 0;
  849. }
  850. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  851. }
  852. if (vlan_tx_tag_present(skb)) {
  853. gdesc->txd.ti = 1;
  854. gdesc->txd.tci = vlan_tx_tag_get(skb);
  855. }
  856. /* finally flips the GEN bit of the SOP desc. */
  857. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  858. VMXNET3_TXD_GEN);
  859. #ifdef __BIG_ENDIAN_BITFIELD
  860. /* Finished updating in bitfields of Tx Desc, so write them in original
  861. * place.
  862. */
  863. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  864. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  865. gdesc = ctx.sop_txd;
  866. #endif
  867. dev_dbg(&adapter->netdev->dev,
  868. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  869. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  870. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  871. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  872. spin_unlock_irqrestore(&tq->tx_lock, flags);
  873. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  874. le32_to_cpu(tq->shared->txThreshold)) {
  875. tq->shared->txNumDeferred = 0;
  876. VMXNET3_WRITE_BAR0_REG(adapter,
  877. VMXNET3_REG_TXPROD + tq->qid * 8,
  878. tq->tx_ring.next2fill);
  879. }
  880. return NETDEV_TX_OK;
  881. hdr_too_big:
  882. tq->stats.drop_oversized_hdr++;
  883. unlock_drop_pkt:
  884. spin_unlock_irqrestore(&tq->tx_lock, flags);
  885. drop_pkt:
  886. tq->stats.drop_total++;
  887. dev_kfree_skb(skb);
  888. return NETDEV_TX_OK;
  889. }
  890. static netdev_tx_t
  891. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  892. {
  893. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  894. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  895. return vmxnet3_tq_xmit(skb,
  896. &adapter->tx_queue[skb->queue_mapping],
  897. adapter, netdev);
  898. }
  899. static void
  900. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  901. struct sk_buff *skb,
  902. union Vmxnet3_GenericDesc *gdesc)
  903. {
  904. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  905. /* typical case: TCP/UDP over IP and both csums are correct */
  906. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  907. VMXNET3_RCD_CSUM_OK) {
  908. skb->ip_summed = CHECKSUM_UNNECESSARY;
  909. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  910. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  911. BUG_ON(gdesc->rcd.frg);
  912. } else {
  913. if (gdesc->rcd.csum) {
  914. skb->csum = htons(gdesc->rcd.csum);
  915. skb->ip_summed = CHECKSUM_PARTIAL;
  916. } else {
  917. skb_checksum_none_assert(skb);
  918. }
  919. }
  920. } else {
  921. skb_checksum_none_assert(skb);
  922. }
  923. }
  924. static void
  925. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  926. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  927. {
  928. rq->stats.drop_err++;
  929. if (!rcd->fcs)
  930. rq->stats.drop_fcs++;
  931. rq->stats.drop_total++;
  932. /*
  933. * We do not unmap and chain the rx buffer to the skb.
  934. * We basically pretend this buffer is not used and will be recycled
  935. * by vmxnet3_rq_alloc_rx_buf()
  936. */
  937. /*
  938. * ctx->skb may be NULL if this is the first and the only one
  939. * desc for the pkt
  940. */
  941. if (ctx->skb)
  942. dev_kfree_skb_irq(ctx->skb);
  943. ctx->skb = NULL;
  944. }
  945. static int
  946. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  947. struct vmxnet3_adapter *adapter, int quota)
  948. {
  949. static const u32 rxprod_reg[2] = {
  950. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  951. };
  952. u32 num_rxd = 0;
  953. bool skip_page_frags = false;
  954. struct Vmxnet3_RxCompDesc *rcd;
  955. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  956. #ifdef __BIG_ENDIAN_BITFIELD
  957. struct Vmxnet3_RxDesc rxCmdDesc;
  958. struct Vmxnet3_RxCompDesc rxComp;
  959. #endif
  960. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  961. &rxComp);
  962. while (rcd->gen == rq->comp_ring.gen) {
  963. struct vmxnet3_rx_buf_info *rbi;
  964. struct sk_buff *skb, *new_skb = NULL;
  965. struct page *new_page = NULL;
  966. int num_to_alloc;
  967. struct Vmxnet3_RxDesc *rxd;
  968. u32 idx, ring_idx;
  969. struct vmxnet3_cmd_ring *ring = NULL;
  970. if (num_rxd >= quota) {
  971. /* we may stop even before we see the EOP desc of
  972. * the current pkt
  973. */
  974. break;
  975. }
  976. num_rxd++;
  977. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  978. idx = rcd->rxdIdx;
  979. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  980. ring = rq->rx_ring + ring_idx;
  981. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  982. &rxCmdDesc);
  983. rbi = rq->buf_info[ring_idx] + idx;
  984. BUG_ON(rxd->addr != rbi->dma_addr ||
  985. rxd->len != rbi->len);
  986. if (unlikely(rcd->eop && rcd->err)) {
  987. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  988. goto rcd_done;
  989. }
  990. if (rcd->sop) { /* first buf of the pkt */
  991. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  992. rcd->rqID != rq->qid);
  993. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  994. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  995. if (unlikely(rcd->len == 0)) {
  996. /* Pretend the rx buffer is skipped. */
  997. BUG_ON(!(rcd->sop && rcd->eop));
  998. dev_dbg(&adapter->netdev->dev,
  999. "rxRing[%u][%u] 0 length\n",
  1000. ring_idx, idx);
  1001. goto rcd_done;
  1002. }
  1003. skip_page_frags = false;
  1004. ctx->skb = rbi->skb;
  1005. new_skb = dev_alloc_skb(rbi->len + NET_IP_ALIGN);
  1006. if (new_skb == NULL) {
  1007. /* Skb allocation failed, do not handover this
  1008. * skb to stack. Reuse it. Drop the existing pkt
  1009. */
  1010. rq->stats.rx_buf_alloc_failure++;
  1011. ctx->skb = NULL;
  1012. rq->stats.drop_total++;
  1013. skip_page_frags = true;
  1014. goto rcd_done;
  1015. }
  1016. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1017. PCI_DMA_FROMDEVICE);
  1018. skb_put(ctx->skb, rcd->len);
  1019. /* Immediate refill */
  1020. new_skb->dev = adapter->netdev;
  1021. skb_reserve(new_skb, NET_IP_ALIGN);
  1022. rbi->skb = new_skb;
  1023. rbi->dma_addr = pci_map_single(adapter->pdev,
  1024. rbi->skb->data, rbi->len,
  1025. PCI_DMA_FROMDEVICE);
  1026. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1027. rxd->len = rbi->len;
  1028. } else {
  1029. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1030. /* non SOP buffer must be type 1 in most cases */
  1031. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1032. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1033. /* If an sop buffer was dropped, skip all
  1034. * following non-sop fragments. They will be reused.
  1035. */
  1036. if (skip_page_frags)
  1037. goto rcd_done;
  1038. new_page = alloc_page(GFP_ATOMIC);
  1039. if (unlikely(new_page == NULL)) {
  1040. /* Replacement page frag could not be allocated.
  1041. * Reuse this page. Drop the pkt and free the
  1042. * skb which contained this page as a frag. Skip
  1043. * processing all the following non-sop frags.
  1044. */
  1045. rq->stats.rx_buf_alloc_failure++;
  1046. dev_kfree_skb(ctx->skb);
  1047. ctx->skb = NULL;
  1048. skip_page_frags = true;
  1049. goto rcd_done;
  1050. }
  1051. if (rcd->len) {
  1052. pci_unmap_page(adapter->pdev,
  1053. rbi->dma_addr, rbi->len,
  1054. PCI_DMA_FROMDEVICE);
  1055. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1056. }
  1057. /* Immediate refill */
  1058. rbi->page = new_page;
  1059. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1060. 0, PAGE_SIZE,
  1061. PCI_DMA_FROMDEVICE);
  1062. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1063. rxd->len = rbi->len;
  1064. }
  1065. skb = ctx->skb;
  1066. if (rcd->eop) {
  1067. skb->len += skb->data_len;
  1068. skb->truesize += skb->data_len;
  1069. vmxnet3_rx_csum(adapter, skb,
  1070. (union Vmxnet3_GenericDesc *)rcd);
  1071. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1072. if (unlikely(adapter->vlan_grp && rcd->ts)) {
  1073. vlan_hwaccel_receive_skb(skb,
  1074. adapter->vlan_grp, rcd->tci);
  1075. } else {
  1076. netif_receive_skb(skb);
  1077. }
  1078. ctx->skb = NULL;
  1079. }
  1080. rcd_done:
  1081. /* device may have skipped some rx descs */
  1082. ring->next2comp = idx;
  1083. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1084. ring = rq->rx_ring + ring_idx;
  1085. while (num_to_alloc) {
  1086. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1087. &rxCmdDesc);
  1088. BUG_ON(!rxd->addr);
  1089. /* Recv desc is ready to be used by the device */
  1090. rxd->gen = ring->gen;
  1091. vmxnet3_cmd_ring_adv_next2fill(ring);
  1092. num_to_alloc--;
  1093. }
  1094. /* if needed, update the register */
  1095. if (unlikely(rq->shared->updateRxProd)) {
  1096. VMXNET3_WRITE_BAR0_REG(adapter,
  1097. rxprod_reg[ring_idx] + rq->qid * 8,
  1098. ring->next2fill);
  1099. rq->uncommitted[ring_idx] = 0;
  1100. }
  1101. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1102. vmxnet3_getRxComp(rcd,
  1103. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1104. }
  1105. return num_rxd;
  1106. }
  1107. static void
  1108. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1109. struct vmxnet3_adapter *adapter)
  1110. {
  1111. u32 i, ring_idx;
  1112. struct Vmxnet3_RxDesc *rxd;
  1113. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1114. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1115. #ifdef __BIG_ENDIAN_BITFIELD
  1116. struct Vmxnet3_RxDesc rxDesc;
  1117. #endif
  1118. vmxnet3_getRxDesc(rxd,
  1119. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1120. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1121. rq->buf_info[ring_idx][i].skb) {
  1122. pci_unmap_single(adapter->pdev, rxd->addr,
  1123. rxd->len, PCI_DMA_FROMDEVICE);
  1124. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1125. rq->buf_info[ring_idx][i].skb = NULL;
  1126. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1127. rq->buf_info[ring_idx][i].page) {
  1128. pci_unmap_page(adapter->pdev, rxd->addr,
  1129. rxd->len, PCI_DMA_FROMDEVICE);
  1130. put_page(rq->buf_info[ring_idx][i].page);
  1131. rq->buf_info[ring_idx][i].page = NULL;
  1132. }
  1133. }
  1134. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1135. rq->rx_ring[ring_idx].next2fill =
  1136. rq->rx_ring[ring_idx].next2comp = 0;
  1137. rq->uncommitted[ring_idx] = 0;
  1138. }
  1139. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1140. rq->comp_ring.next2proc = 0;
  1141. }
  1142. static void
  1143. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1144. {
  1145. int i;
  1146. for (i = 0; i < adapter->num_rx_queues; i++)
  1147. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1148. }
  1149. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1150. struct vmxnet3_adapter *adapter)
  1151. {
  1152. int i;
  1153. int j;
  1154. /* all rx buffers must have already been freed */
  1155. for (i = 0; i < 2; i++) {
  1156. if (rq->buf_info[i]) {
  1157. for (j = 0; j < rq->rx_ring[i].size; j++)
  1158. BUG_ON(rq->buf_info[i][j].page != NULL);
  1159. }
  1160. }
  1161. kfree(rq->buf_info[0]);
  1162. for (i = 0; i < 2; i++) {
  1163. if (rq->rx_ring[i].base) {
  1164. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1165. * sizeof(struct Vmxnet3_RxDesc),
  1166. rq->rx_ring[i].base,
  1167. rq->rx_ring[i].basePA);
  1168. rq->rx_ring[i].base = NULL;
  1169. }
  1170. rq->buf_info[i] = NULL;
  1171. }
  1172. if (rq->comp_ring.base) {
  1173. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1174. sizeof(struct Vmxnet3_RxCompDesc),
  1175. rq->comp_ring.base, rq->comp_ring.basePA);
  1176. rq->comp_ring.base = NULL;
  1177. }
  1178. }
  1179. static int
  1180. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1181. struct vmxnet3_adapter *adapter)
  1182. {
  1183. int i;
  1184. /* initialize buf_info */
  1185. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1186. /* 1st buf for a pkt is skbuff */
  1187. if (i % adapter->rx_buf_per_pkt == 0) {
  1188. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1189. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1190. } else { /* subsequent bufs for a pkt is frag */
  1191. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1192. rq->buf_info[0][i].len = PAGE_SIZE;
  1193. }
  1194. }
  1195. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1196. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1197. rq->buf_info[1][i].len = PAGE_SIZE;
  1198. }
  1199. /* reset internal state and allocate buffers for both rings */
  1200. for (i = 0; i < 2; i++) {
  1201. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1202. rq->uncommitted[i] = 0;
  1203. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1204. sizeof(struct Vmxnet3_RxDesc));
  1205. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1206. }
  1207. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1208. adapter) == 0) {
  1209. /* at least has 1 rx buffer for the 1st ring */
  1210. return -ENOMEM;
  1211. }
  1212. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1213. /* reset the comp ring */
  1214. rq->comp_ring.next2proc = 0;
  1215. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1216. sizeof(struct Vmxnet3_RxCompDesc));
  1217. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1218. /* reset rxctx */
  1219. rq->rx_ctx.skb = NULL;
  1220. /* stats are not reset */
  1221. return 0;
  1222. }
  1223. static int
  1224. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1225. {
  1226. int i, err = 0;
  1227. for (i = 0; i < adapter->num_rx_queues; i++) {
  1228. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1229. if (unlikely(err)) {
  1230. dev_err(&adapter->netdev->dev, "%s: failed to "
  1231. "initialize rx queue%i\n",
  1232. adapter->netdev->name, i);
  1233. break;
  1234. }
  1235. }
  1236. return err;
  1237. }
  1238. static int
  1239. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1240. {
  1241. int i;
  1242. size_t sz;
  1243. struct vmxnet3_rx_buf_info *bi;
  1244. for (i = 0; i < 2; i++) {
  1245. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1246. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1247. &rq->rx_ring[i].basePA);
  1248. if (!rq->rx_ring[i].base) {
  1249. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1250. adapter->netdev->name, i);
  1251. goto err;
  1252. }
  1253. }
  1254. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1255. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1256. &rq->comp_ring.basePA);
  1257. if (!rq->comp_ring.base) {
  1258. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1259. adapter->netdev->name);
  1260. goto err;
  1261. }
  1262. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1263. rq->rx_ring[1].size);
  1264. bi = kzalloc(sz, GFP_KERNEL);
  1265. if (!bi) {
  1266. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1267. adapter->netdev->name);
  1268. goto err;
  1269. }
  1270. rq->buf_info[0] = bi;
  1271. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1272. return 0;
  1273. err:
  1274. vmxnet3_rq_destroy(rq, adapter);
  1275. return -ENOMEM;
  1276. }
  1277. static int
  1278. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1279. {
  1280. int i, err = 0;
  1281. for (i = 0; i < adapter->num_rx_queues; i++) {
  1282. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1283. if (unlikely(err)) {
  1284. dev_err(&adapter->netdev->dev,
  1285. "%s: failed to create rx queue%i\n",
  1286. adapter->netdev->name, i);
  1287. goto err_out;
  1288. }
  1289. }
  1290. return err;
  1291. err_out:
  1292. vmxnet3_rq_destroy_all(adapter);
  1293. return err;
  1294. }
  1295. /* Multiple queue aware polling function for tx and rx */
  1296. static int
  1297. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1298. {
  1299. int rcd_done = 0, i;
  1300. if (unlikely(adapter->shared->ecr))
  1301. vmxnet3_process_events(adapter);
  1302. for (i = 0; i < adapter->num_tx_queues; i++)
  1303. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1304. for (i = 0; i < adapter->num_rx_queues; i++)
  1305. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1306. adapter, budget);
  1307. return rcd_done;
  1308. }
  1309. static int
  1310. vmxnet3_poll(struct napi_struct *napi, int budget)
  1311. {
  1312. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1313. struct vmxnet3_rx_queue, napi);
  1314. int rxd_done;
  1315. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1316. if (rxd_done < budget) {
  1317. napi_complete(napi);
  1318. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1319. }
  1320. return rxd_done;
  1321. }
  1322. /*
  1323. * NAPI polling function for MSI-X mode with multiple Rx queues
  1324. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1325. */
  1326. static int
  1327. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1328. {
  1329. struct vmxnet3_rx_queue *rq = container_of(napi,
  1330. struct vmxnet3_rx_queue, napi);
  1331. struct vmxnet3_adapter *adapter = rq->adapter;
  1332. int rxd_done;
  1333. /* When sharing interrupt with corresponding tx queue, process
  1334. * tx completions in that queue as well
  1335. */
  1336. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1337. struct vmxnet3_tx_queue *tq =
  1338. &adapter->tx_queue[rq - adapter->rx_queue];
  1339. vmxnet3_tq_tx_complete(tq, adapter);
  1340. }
  1341. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1342. if (rxd_done < budget) {
  1343. napi_complete(napi);
  1344. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1345. }
  1346. return rxd_done;
  1347. }
  1348. #ifdef CONFIG_PCI_MSI
  1349. /*
  1350. * Handle completion interrupts on tx queues
  1351. * Returns whether or not the intr is handled
  1352. */
  1353. static irqreturn_t
  1354. vmxnet3_msix_tx(int irq, void *data)
  1355. {
  1356. struct vmxnet3_tx_queue *tq = data;
  1357. struct vmxnet3_adapter *adapter = tq->adapter;
  1358. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1359. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1360. /* Handle the case where only one irq is allocate for all tx queues */
  1361. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1362. int i;
  1363. for (i = 0; i < adapter->num_tx_queues; i++) {
  1364. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1365. vmxnet3_tq_tx_complete(txq, adapter);
  1366. }
  1367. } else {
  1368. vmxnet3_tq_tx_complete(tq, adapter);
  1369. }
  1370. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1371. return IRQ_HANDLED;
  1372. }
  1373. /*
  1374. * Handle completion interrupts on rx queues. Returns whether or not the
  1375. * intr is handled
  1376. */
  1377. static irqreturn_t
  1378. vmxnet3_msix_rx(int irq, void *data)
  1379. {
  1380. struct vmxnet3_rx_queue *rq = data;
  1381. struct vmxnet3_adapter *adapter = rq->adapter;
  1382. /* disable intr if needed */
  1383. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1384. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1385. napi_schedule(&rq->napi);
  1386. return IRQ_HANDLED;
  1387. }
  1388. /*
  1389. *----------------------------------------------------------------------------
  1390. *
  1391. * vmxnet3_msix_event --
  1392. *
  1393. * vmxnet3 msix event intr handler
  1394. *
  1395. * Result:
  1396. * whether or not the intr is handled
  1397. *
  1398. *----------------------------------------------------------------------------
  1399. */
  1400. static irqreturn_t
  1401. vmxnet3_msix_event(int irq, void *data)
  1402. {
  1403. struct net_device *dev = data;
  1404. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1405. /* disable intr if needed */
  1406. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1407. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1408. if (adapter->shared->ecr)
  1409. vmxnet3_process_events(adapter);
  1410. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1411. return IRQ_HANDLED;
  1412. }
  1413. #endif /* CONFIG_PCI_MSI */
  1414. /* Interrupt handler for vmxnet3 */
  1415. static irqreturn_t
  1416. vmxnet3_intr(int irq, void *dev_id)
  1417. {
  1418. struct net_device *dev = dev_id;
  1419. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1420. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1421. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1422. if (unlikely(icr == 0))
  1423. /* not ours */
  1424. return IRQ_NONE;
  1425. }
  1426. /* disable intr if needed */
  1427. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1428. vmxnet3_disable_all_intrs(adapter);
  1429. napi_schedule(&adapter->rx_queue[0].napi);
  1430. return IRQ_HANDLED;
  1431. }
  1432. #ifdef CONFIG_NET_POLL_CONTROLLER
  1433. /* netpoll callback. */
  1434. static void
  1435. vmxnet3_netpoll(struct net_device *netdev)
  1436. {
  1437. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1438. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1439. vmxnet3_disable_all_intrs(adapter);
  1440. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1441. vmxnet3_enable_all_intrs(adapter);
  1442. }
  1443. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1444. static int
  1445. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1446. {
  1447. struct vmxnet3_intr *intr = &adapter->intr;
  1448. int err = 0, i;
  1449. int vector = 0;
  1450. #ifdef CONFIG_PCI_MSI
  1451. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1452. for (i = 0; i < adapter->num_tx_queues; i++) {
  1453. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1454. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1455. adapter->netdev->name, vector);
  1456. err = request_irq(
  1457. intr->msix_entries[vector].vector,
  1458. vmxnet3_msix_tx, 0,
  1459. adapter->tx_queue[i].name,
  1460. &adapter->tx_queue[i]);
  1461. } else {
  1462. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1463. adapter->netdev->name, vector);
  1464. }
  1465. if (err) {
  1466. dev_err(&adapter->netdev->dev,
  1467. "Failed to request irq for MSIX, %s, "
  1468. "error %d\n",
  1469. adapter->tx_queue[i].name, err);
  1470. return err;
  1471. }
  1472. /* Handle the case where only 1 MSIx was allocated for
  1473. * all tx queues */
  1474. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1475. for (; i < adapter->num_tx_queues; i++)
  1476. adapter->tx_queue[i].comp_ring.intr_idx
  1477. = vector;
  1478. vector++;
  1479. break;
  1480. } else {
  1481. adapter->tx_queue[i].comp_ring.intr_idx
  1482. = vector++;
  1483. }
  1484. }
  1485. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1486. vector = 0;
  1487. for (i = 0; i < adapter->num_rx_queues; i++) {
  1488. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1489. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1490. adapter->netdev->name, vector);
  1491. else
  1492. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1493. adapter->netdev->name, vector);
  1494. err = request_irq(intr->msix_entries[vector].vector,
  1495. vmxnet3_msix_rx, 0,
  1496. adapter->rx_queue[i].name,
  1497. &(adapter->rx_queue[i]));
  1498. if (err) {
  1499. printk(KERN_ERR "Failed to request irq for MSIX"
  1500. ", %s, error %d\n",
  1501. adapter->rx_queue[i].name, err);
  1502. return err;
  1503. }
  1504. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1505. }
  1506. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1507. adapter->netdev->name, vector);
  1508. err = request_irq(intr->msix_entries[vector].vector,
  1509. vmxnet3_msix_event, 0,
  1510. intr->event_msi_vector_name, adapter->netdev);
  1511. intr->event_intr_idx = vector;
  1512. } else if (intr->type == VMXNET3_IT_MSI) {
  1513. adapter->num_rx_queues = 1;
  1514. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1515. adapter->netdev->name, adapter->netdev);
  1516. } else {
  1517. #endif
  1518. adapter->num_rx_queues = 1;
  1519. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1520. IRQF_SHARED, adapter->netdev->name,
  1521. adapter->netdev);
  1522. #ifdef CONFIG_PCI_MSI
  1523. }
  1524. #endif
  1525. intr->num_intrs = vector + 1;
  1526. if (err) {
  1527. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1528. ":%d\n", adapter->netdev->name, intr->type, err);
  1529. } else {
  1530. /* Number of rx queues will not change after this */
  1531. for (i = 0; i < adapter->num_rx_queues; i++) {
  1532. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1533. rq->qid = i;
  1534. rq->qid2 = i + adapter->num_rx_queues;
  1535. }
  1536. /* init our intr settings */
  1537. for (i = 0; i < intr->num_intrs; i++)
  1538. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1539. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1540. adapter->intr.event_intr_idx = 0;
  1541. for (i = 0; i < adapter->num_tx_queues; i++)
  1542. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1543. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1544. }
  1545. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1546. "allocated\n", adapter->netdev->name, intr->type,
  1547. intr->mask_mode, intr->num_intrs);
  1548. }
  1549. return err;
  1550. }
  1551. static void
  1552. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1553. {
  1554. struct vmxnet3_intr *intr = &adapter->intr;
  1555. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1556. switch (intr->type) {
  1557. #ifdef CONFIG_PCI_MSI
  1558. case VMXNET3_IT_MSIX:
  1559. {
  1560. int i, vector = 0;
  1561. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1562. for (i = 0; i < adapter->num_tx_queues; i++) {
  1563. free_irq(intr->msix_entries[vector++].vector,
  1564. &(adapter->tx_queue[i]));
  1565. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1566. break;
  1567. }
  1568. }
  1569. for (i = 0; i < adapter->num_rx_queues; i++) {
  1570. free_irq(intr->msix_entries[vector++].vector,
  1571. &(adapter->rx_queue[i]));
  1572. }
  1573. free_irq(intr->msix_entries[vector].vector,
  1574. adapter->netdev);
  1575. BUG_ON(vector >= intr->num_intrs);
  1576. break;
  1577. }
  1578. #endif
  1579. case VMXNET3_IT_MSI:
  1580. free_irq(adapter->pdev->irq, adapter->netdev);
  1581. break;
  1582. case VMXNET3_IT_INTX:
  1583. free_irq(adapter->pdev->irq, adapter->netdev);
  1584. break;
  1585. default:
  1586. BUG_ON(true);
  1587. }
  1588. }
  1589. static void
  1590. vmxnet3_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1591. {
  1592. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1593. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1594. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1595. unsigned long flags;
  1596. if (grp) {
  1597. /* add vlan rx stripping. */
  1598. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX) {
  1599. int i;
  1600. adapter->vlan_grp = grp;
  1601. /*
  1602. * Clear entire vfTable; then enable untagged pkts.
  1603. * Note: setting one entry in vfTable to non-zero turns
  1604. * on VLAN rx filtering.
  1605. */
  1606. for (i = 0; i < VMXNET3_VFT_SIZE; i++)
  1607. vfTable[i] = 0;
  1608. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1609. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1610. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1611. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1612. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1613. } else {
  1614. printk(KERN_ERR "%s: vlan_rx_register when device has "
  1615. "no NETIF_F_HW_VLAN_RX\n", netdev->name);
  1616. }
  1617. } else {
  1618. /* remove vlan rx stripping. */
  1619. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1620. adapter->vlan_grp = NULL;
  1621. if (devRead->misc.uptFeatures & UPT1_F_RXVLAN) {
  1622. int i;
  1623. for (i = 0; i < VMXNET3_VFT_SIZE; i++) {
  1624. /* clear entire vfTable; this also disables
  1625. * VLAN rx filtering
  1626. */
  1627. vfTable[i] = 0;
  1628. }
  1629. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1630. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1631. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1632. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1633. }
  1634. }
  1635. }
  1636. static void
  1637. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1638. {
  1639. if (adapter->vlan_grp) {
  1640. u16 vid;
  1641. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1642. bool activeVlan = false;
  1643. for (vid = 0; vid < VLAN_N_VID; vid++) {
  1644. if (vlan_group_get_device(adapter->vlan_grp, vid)) {
  1645. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1646. activeVlan = true;
  1647. }
  1648. }
  1649. if (activeVlan) {
  1650. /* continue to allow untagged pkts */
  1651. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1652. }
  1653. }
  1654. }
  1655. static void
  1656. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1657. {
  1658. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1659. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1660. unsigned long flags;
  1661. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1662. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1663. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1664. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1665. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1666. }
  1667. static void
  1668. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1669. {
  1670. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1671. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1672. unsigned long flags;
  1673. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1674. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1675. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1676. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1677. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1678. }
  1679. static u8 *
  1680. vmxnet3_copy_mc(struct net_device *netdev)
  1681. {
  1682. u8 *buf = NULL;
  1683. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1684. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1685. if (sz <= 0xffff) {
  1686. /* We may be called with BH disabled */
  1687. buf = kmalloc(sz, GFP_ATOMIC);
  1688. if (buf) {
  1689. struct netdev_hw_addr *ha;
  1690. int i = 0;
  1691. netdev_for_each_mc_addr(ha, netdev)
  1692. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1693. ETH_ALEN);
  1694. }
  1695. }
  1696. return buf;
  1697. }
  1698. static void
  1699. vmxnet3_set_mc(struct net_device *netdev)
  1700. {
  1701. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1702. unsigned long flags;
  1703. struct Vmxnet3_RxFilterConf *rxConf =
  1704. &adapter->shared->devRead.rxFilterConf;
  1705. u8 *new_table = NULL;
  1706. u32 new_mode = VMXNET3_RXM_UCAST;
  1707. if (netdev->flags & IFF_PROMISC)
  1708. new_mode |= VMXNET3_RXM_PROMISC;
  1709. if (netdev->flags & IFF_BROADCAST)
  1710. new_mode |= VMXNET3_RXM_BCAST;
  1711. if (netdev->flags & IFF_ALLMULTI)
  1712. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1713. else
  1714. if (!netdev_mc_empty(netdev)) {
  1715. new_table = vmxnet3_copy_mc(netdev);
  1716. if (new_table) {
  1717. new_mode |= VMXNET3_RXM_MCAST;
  1718. rxConf->mfTableLen = cpu_to_le16(
  1719. netdev_mc_count(netdev) * ETH_ALEN);
  1720. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1721. new_table));
  1722. } else {
  1723. printk(KERN_INFO "%s: failed to copy mcast list"
  1724. ", setting ALL_MULTI\n", netdev->name);
  1725. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1726. }
  1727. }
  1728. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1729. rxConf->mfTableLen = 0;
  1730. rxConf->mfTablePA = 0;
  1731. }
  1732. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1733. if (new_mode != rxConf->rxMode) {
  1734. rxConf->rxMode = cpu_to_le32(new_mode);
  1735. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1736. VMXNET3_CMD_UPDATE_RX_MODE);
  1737. }
  1738. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1739. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1740. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1741. kfree(new_table);
  1742. }
  1743. void
  1744. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1745. {
  1746. int i;
  1747. for (i = 0; i < adapter->num_rx_queues; i++)
  1748. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1749. }
  1750. /*
  1751. * Set up driver_shared based on settings in adapter.
  1752. */
  1753. static void
  1754. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1755. {
  1756. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1757. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1758. struct Vmxnet3_TxQueueConf *tqc;
  1759. struct Vmxnet3_RxQueueConf *rqc;
  1760. int i;
  1761. memset(shared, 0, sizeof(*shared));
  1762. /* driver settings */
  1763. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1764. devRead->misc.driverInfo.version = cpu_to_le32(
  1765. VMXNET3_DRIVER_VERSION_NUM);
  1766. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1767. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1768. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1769. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1770. *((u32 *)&devRead->misc.driverInfo.gos));
  1771. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1772. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1773. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1774. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1775. /* set up feature flags */
  1776. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1777. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1778. if (adapter->netdev->features & NETIF_F_LRO) {
  1779. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1780. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1781. }
  1782. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1783. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1784. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1785. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1786. devRead->misc.queueDescLen = cpu_to_le32(
  1787. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1788. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1789. /* tx queue settings */
  1790. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1791. for (i = 0; i < adapter->num_tx_queues; i++) {
  1792. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1793. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1794. tqc = &adapter->tqd_start[i].conf;
  1795. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1796. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1797. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1798. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1799. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1800. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1801. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1802. tqc->ddLen = cpu_to_le32(
  1803. sizeof(struct vmxnet3_tx_buf_info) *
  1804. tqc->txRingSize);
  1805. tqc->intrIdx = tq->comp_ring.intr_idx;
  1806. }
  1807. /* rx queue settings */
  1808. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1809. for (i = 0; i < adapter->num_rx_queues; i++) {
  1810. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1811. rqc = &adapter->rqd_start[i].conf;
  1812. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1813. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1814. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1815. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1816. rq->buf_info));
  1817. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1818. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1819. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1820. rqc->ddLen = cpu_to_le32(
  1821. sizeof(struct vmxnet3_rx_buf_info) *
  1822. (rqc->rxRingSize[0] +
  1823. rqc->rxRingSize[1]));
  1824. rqc->intrIdx = rq->comp_ring.intr_idx;
  1825. }
  1826. #ifdef VMXNET3_RSS
  1827. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1828. if (adapter->rss) {
  1829. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1830. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1831. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1832. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1833. UPT1_RSS_HASH_TYPE_IPV4 |
  1834. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1835. UPT1_RSS_HASH_TYPE_IPV6;
  1836. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1837. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1838. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1839. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1840. for (i = 0; i < rssConf->indTableSize; i++)
  1841. rssConf->indTable[i] = i % adapter->num_rx_queues;
  1842. devRead->rssConfDesc.confVer = 1;
  1843. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1844. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1845. }
  1846. #endif /* VMXNET3_RSS */
  1847. /* intr settings */
  1848. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1849. VMXNET3_IMM_AUTO;
  1850. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1851. for (i = 0; i < adapter->intr.num_intrs; i++)
  1852. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1853. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1854. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1855. /* rx filter settings */
  1856. devRead->rxFilterConf.rxMode = 0;
  1857. vmxnet3_restore_vlan(adapter);
  1858. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1859. /* the rest are already zeroed */
  1860. }
  1861. int
  1862. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1863. {
  1864. int err, i;
  1865. u32 ret;
  1866. unsigned long flags;
  1867. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1868. " ring sizes %u %u %u\n", adapter->netdev->name,
  1869. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1870. adapter->tx_queue[0].tx_ring.size,
  1871. adapter->rx_queue[0].rx_ring[0].size,
  1872. adapter->rx_queue[0].rx_ring[1].size);
  1873. vmxnet3_tq_init_all(adapter);
  1874. err = vmxnet3_rq_init_all(adapter);
  1875. if (err) {
  1876. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1877. adapter->netdev->name, err);
  1878. goto rq_err;
  1879. }
  1880. err = vmxnet3_request_irqs(adapter);
  1881. if (err) {
  1882. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1883. adapter->netdev->name, err);
  1884. goto irq_err;
  1885. }
  1886. vmxnet3_setup_driver_shared(adapter);
  1887. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1888. adapter->shared_pa));
  1889. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1890. adapter->shared_pa));
  1891. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1892. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1893. VMXNET3_CMD_ACTIVATE_DEV);
  1894. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1895. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1896. if (ret != 0) {
  1897. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1898. adapter->netdev->name, ret);
  1899. err = -EINVAL;
  1900. goto activate_err;
  1901. }
  1902. for (i = 0; i < adapter->num_rx_queues; i++) {
  1903. VMXNET3_WRITE_BAR0_REG(adapter,
  1904. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1905. adapter->rx_queue[i].rx_ring[0].next2fill);
  1906. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1907. (i * VMXNET3_REG_ALIGN)),
  1908. adapter->rx_queue[i].rx_ring[1].next2fill);
  1909. }
  1910. /* Apply the rx filter settins last. */
  1911. vmxnet3_set_mc(adapter->netdev);
  1912. /*
  1913. * Check link state when first activating device. It will start the
  1914. * tx queue if the link is up.
  1915. */
  1916. vmxnet3_check_link(adapter, true);
  1917. for (i = 0; i < adapter->num_rx_queues; i++)
  1918. napi_enable(&adapter->rx_queue[i].napi);
  1919. vmxnet3_enable_all_intrs(adapter);
  1920. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1921. return 0;
  1922. activate_err:
  1923. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1924. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1925. vmxnet3_free_irqs(adapter);
  1926. irq_err:
  1927. rq_err:
  1928. /* free up buffers we allocated */
  1929. vmxnet3_rq_cleanup_all(adapter);
  1930. return err;
  1931. }
  1932. void
  1933. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1934. {
  1935. unsigned long flags;
  1936. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1937. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1938. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1939. }
  1940. int
  1941. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1942. {
  1943. int i;
  1944. unsigned long flags;
  1945. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1946. return 0;
  1947. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1948. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1949. VMXNET3_CMD_QUIESCE_DEV);
  1950. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1951. vmxnet3_disable_all_intrs(adapter);
  1952. for (i = 0; i < adapter->num_rx_queues; i++)
  1953. napi_disable(&adapter->rx_queue[i].napi);
  1954. netif_tx_disable(adapter->netdev);
  1955. adapter->link_speed = 0;
  1956. netif_carrier_off(adapter->netdev);
  1957. vmxnet3_tq_cleanup_all(adapter);
  1958. vmxnet3_rq_cleanup_all(adapter);
  1959. vmxnet3_free_irqs(adapter);
  1960. return 0;
  1961. }
  1962. static void
  1963. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1964. {
  1965. u32 tmp;
  1966. tmp = *(u32 *)mac;
  1967. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1968. tmp = (mac[5] << 8) | mac[4];
  1969. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1970. }
  1971. static int
  1972. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1973. {
  1974. struct sockaddr *addr = p;
  1975. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1976. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1977. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1978. return 0;
  1979. }
  1980. /* ==================== initialization and cleanup routines ============ */
  1981. static int
  1982. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1983. {
  1984. int err;
  1985. unsigned long mmio_start, mmio_len;
  1986. struct pci_dev *pdev = adapter->pdev;
  1987. err = pci_enable_device(pdev);
  1988. if (err) {
  1989. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1990. pci_name(pdev), err);
  1991. return err;
  1992. }
  1993. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1994. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1995. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1996. "for adapter %s\n", pci_name(pdev));
  1997. err = -EIO;
  1998. goto err_set_mask;
  1999. }
  2000. *dma64 = true;
  2001. } else {
  2002. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  2003. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  2004. "%s\n", pci_name(pdev));
  2005. err = -EIO;
  2006. goto err_set_mask;
  2007. }
  2008. *dma64 = false;
  2009. }
  2010. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2011. vmxnet3_driver_name);
  2012. if (err) {
  2013. printk(KERN_ERR "Failed to request region for adapter %s: "
  2014. "error %d\n", pci_name(pdev), err);
  2015. goto err_set_mask;
  2016. }
  2017. pci_set_master(pdev);
  2018. mmio_start = pci_resource_start(pdev, 0);
  2019. mmio_len = pci_resource_len(pdev, 0);
  2020. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2021. if (!adapter->hw_addr0) {
  2022. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  2023. pci_name(pdev));
  2024. err = -EIO;
  2025. goto err_ioremap;
  2026. }
  2027. mmio_start = pci_resource_start(pdev, 1);
  2028. mmio_len = pci_resource_len(pdev, 1);
  2029. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2030. if (!adapter->hw_addr1) {
  2031. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  2032. pci_name(pdev));
  2033. err = -EIO;
  2034. goto err_bar1;
  2035. }
  2036. return 0;
  2037. err_bar1:
  2038. iounmap(adapter->hw_addr0);
  2039. err_ioremap:
  2040. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2041. err_set_mask:
  2042. pci_disable_device(pdev);
  2043. return err;
  2044. }
  2045. static void
  2046. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2047. {
  2048. BUG_ON(!adapter->pdev);
  2049. iounmap(adapter->hw_addr0);
  2050. iounmap(adapter->hw_addr1);
  2051. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2052. pci_disable_device(adapter->pdev);
  2053. }
  2054. static void
  2055. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2056. {
  2057. size_t sz, i, ring0_size, ring1_size, comp_size;
  2058. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2059. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2060. VMXNET3_MAX_ETH_HDR_SIZE) {
  2061. adapter->skb_buf_size = adapter->netdev->mtu +
  2062. VMXNET3_MAX_ETH_HDR_SIZE;
  2063. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2064. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2065. adapter->rx_buf_per_pkt = 1;
  2066. } else {
  2067. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2068. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2069. VMXNET3_MAX_ETH_HDR_SIZE;
  2070. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2071. }
  2072. /*
  2073. * for simplicity, force the ring0 size to be a multiple of
  2074. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2075. */
  2076. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2077. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2078. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2079. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2080. sz * sz);
  2081. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2082. comp_size = ring0_size + ring1_size;
  2083. for (i = 0; i < adapter->num_rx_queues; i++) {
  2084. rq = &adapter->rx_queue[i];
  2085. rq->rx_ring[0].size = ring0_size;
  2086. rq->rx_ring[1].size = ring1_size;
  2087. rq->comp_ring.size = comp_size;
  2088. }
  2089. }
  2090. int
  2091. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2092. u32 rx_ring_size, u32 rx_ring2_size)
  2093. {
  2094. int err = 0, i;
  2095. for (i = 0; i < adapter->num_tx_queues; i++) {
  2096. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2097. tq->tx_ring.size = tx_ring_size;
  2098. tq->data_ring.size = tx_ring_size;
  2099. tq->comp_ring.size = tx_ring_size;
  2100. tq->shared = &adapter->tqd_start[i].ctrl;
  2101. tq->stopped = true;
  2102. tq->adapter = adapter;
  2103. tq->qid = i;
  2104. err = vmxnet3_tq_create(tq, adapter);
  2105. /*
  2106. * Too late to change num_tx_queues. We cannot do away with
  2107. * lesser number of queues than what we asked for
  2108. */
  2109. if (err)
  2110. goto queue_err;
  2111. }
  2112. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2113. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2114. vmxnet3_adjust_rx_ring_size(adapter);
  2115. for (i = 0; i < adapter->num_rx_queues; i++) {
  2116. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2117. /* qid and qid2 for rx queues will be assigned later when num
  2118. * of rx queues is finalized after allocating intrs */
  2119. rq->shared = &adapter->rqd_start[i].ctrl;
  2120. rq->adapter = adapter;
  2121. err = vmxnet3_rq_create(rq, adapter);
  2122. if (err) {
  2123. if (i == 0) {
  2124. printk(KERN_ERR "Could not allocate any rx"
  2125. "queues. Aborting.\n");
  2126. goto queue_err;
  2127. } else {
  2128. printk(KERN_INFO "Number of rx queues changed "
  2129. "to : %d.\n", i);
  2130. adapter->num_rx_queues = i;
  2131. err = 0;
  2132. break;
  2133. }
  2134. }
  2135. }
  2136. return err;
  2137. queue_err:
  2138. vmxnet3_tq_destroy_all(adapter);
  2139. return err;
  2140. }
  2141. static int
  2142. vmxnet3_open(struct net_device *netdev)
  2143. {
  2144. struct vmxnet3_adapter *adapter;
  2145. int err, i;
  2146. adapter = netdev_priv(netdev);
  2147. for (i = 0; i < adapter->num_tx_queues; i++)
  2148. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2149. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2150. VMXNET3_DEF_RX_RING_SIZE,
  2151. VMXNET3_DEF_RX_RING_SIZE);
  2152. if (err)
  2153. goto queue_err;
  2154. err = vmxnet3_activate_dev(adapter);
  2155. if (err)
  2156. goto activate_err;
  2157. return 0;
  2158. activate_err:
  2159. vmxnet3_rq_destroy_all(adapter);
  2160. vmxnet3_tq_destroy_all(adapter);
  2161. queue_err:
  2162. return err;
  2163. }
  2164. static int
  2165. vmxnet3_close(struct net_device *netdev)
  2166. {
  2167. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2168. /*
  2169. * Reset_work may be in the middle of resetting the device, wait for its
  2170. * completion.
  2171. */
  2172. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2173. msleep(1);
  2174. vmxnet3_quiesce_dev(adapter);
  2175. vmxnet3_rq_destroy_all(adapter);
  2176. vmxnet3_tq_destroy_all(adapter);
  2177. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2178. return 0;
  2179. }
  2180. void
  2181. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2182. {
  2183. int i;
  2184. /*
  2185. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2186. * vmxnet3_close() will deadlock.
  2187. */
  2188. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2189. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2190. for (i = 0; i < adapter->num_rx_queues; i++)
  2191. napi_enable(&adapter->rx_queue[i].napi);
  2192. dev_close(adapter->netdev);
  2193. }
  2194. static int
  2195. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2196. {
  2197. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2198. int err = 0;
  2199. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2200. return -EINVAL;
  2201. netdev->mtu = new_mtu;
  2202. /*
  2203. * Reset_work may be in the middle of resetting the device, wait for its
  2204. * completion.
  2205. */
  2206. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2207. msleep(1);
  2208. if (netif_running(netdev)) {
  2209. vmxnet3_quiesce_dev(adapter);
  2210. vmxnet3_reset_dev(adapter);
  2211. /* we need to re-create the rx queue based on the new mtu */
  2212. vmxnet3_rq_destroy_all(adapter);
  2213. vmxnet3_adjust_rx_ring_size(adapter);
  2214. err = vmxnet3_rq_create_all(adapter);
  2215. if (err) {
  2216. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2217. " error %d. Closing it.\n", netdev->name, err);
  2218. goto out;
  2219. }
  2220. err = vmxnet3_activate_dev(adapter);
  2221. if (err) {
  2222. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2223. "Closing it\n", netdev->name, err);
  2224. goto out;
  2225. }
  2226. }
  2227. out:
  2228. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2229. if (err)
  2230. vmxnet3_force_close(adapter);
  2231. return err;
  2232. }
  2233. static void
  2234. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2235. {
  2236. struct net_device *netdev = adapter->netdev;
  2237. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2238. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2239. NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_LRO;
  2240. if (dma64)
  2241. netdev->features |= NETIF_F_HIGHDMA;
  2242. netdev->vlan_features = netdev->hw_features & ~NETIF_F_HW_VLAN_TX;
  2243. netdev->features = netdev->hw_features |
  2244. NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER;
  2245. netdev_info(adapter->netdev,
  2246. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2247. dma64 ? " highDMA" : "");
  2248. }
  2249. static void
  2250. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2251. {
  2252. u32 tmp;
  2253. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2254. *(u32 *)mac = tmp;
  2255. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2256. mac[4] = tmp & 0xff;
  2257. mac[5] = (tmp >> 8) & 0xff;
  2258. }
  2259. #ifdef CONFIG_PCI_MSI
  2260. /*
  2261. * Enable MSIx vectors.
  2262. * Returns :
  2263. * 0 on successful enabling of required vectors,
  2264. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2265. * could be enabled.
  2266. * number of vectors which can be enabled otherwise (this number is smaller
  2267. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2268. */
  2269. static int
  2270. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2271. int vectors)
  2272. {
  2273. int err = 0, vector_threshold;
  2274. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2275. while (vectors >= vector_threshold) {
  2276. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2277. vectors);
  2278. if (!err) {
  2279. adapter->intr.num_intrs = vectors;
  2280. return 0;
  2281. } else if (err < 0) {
  2282. printk(KERN_ERR "Failed to enable MSI-X for %s, error"
  2283. " %d\n", adapter->netdev->name, err);
  2284. vectors = 0;
  2285. } else if (err < vector_threshold) {
  2286. break;
  2287. } else {
  2288. /* If fails to enable required number of MSI-x vectors
  2289. * try enabling minimum number of vectors required.
  2290. */
  2291. vectors = vector_threshold;
  2292. printk(KERN_ERR "Failed to enable %d MSI-X for %s, try"
  2293. " %d instead\n", vectors, adapter->netdev->name,
  2294. vector_threshold);
  2295. }
  2296. }
  2297. printk(KERN_INFO "Number of MSI-X interrupts which can be allocatedi"
  2298. " are lower than min threshold required.\n");
  2299. return err;
  2300. }
  2301. #endif /* CONFIG_PCI_MSI */
  2302. static void
  2303. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2304. {
  2305. u32 cfg;
  2306. unsigned long flags;
  2307. /* intr settings */
  2308. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2309. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2310. VMXNET3_CMD_GET_CONF_INTR);
  2311. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2312. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2313. adapter->intr.type = cfg & 0x3;
  2314. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2315. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2316. adapter->intr.type = VMXNET3_IT_MSIX;
  2317. }
  2318. #ifdef CONFIG_PCI_MSI
  2319. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2320. int vector, err = 0;
  2321. adapter->intr.num_intrs = (adapter->share_intr ==
  2322. VMXNET3_INTR_TXSHARE) ? 1 :
  2323. adapter->num_tx_queues;
  2324. adapter->intr.num_intrs += (adapter->share_intr ==
  2325. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2326. adapter->num_rx_queues;
  2327. adapter->intr.num_intrs += 1; /* for link event */
  2328. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2329. VMXNET3_LINUX_MIN_MSIX_VECT
  2330. ? adapter->intr.num_intrs :
  2331. VMXNET3_LINUX_MIN_MSIX_VECT);
  2332. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2333. adapter->intr.msix_entries[vector].entry = vector;
  2334. err = vmxnet3_acquire_msix_vectors(adapter,
  2335. adapter->intr.num_intrs);
  2336. /* If we cannot allocate one MSIx vector per queue
  2337. * then limit the number of rx queues to 1
  2338. */
  2339. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2340. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2341. || adapter->num_rx_queues != 1) {
  2342. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2343. printk(KERN_ERR "Number of rx queues : 1\n");
  2344. adapter->num_rx_queues = 1;
  2345. adapter->intr.num_intrs =
  2346. VMXNET3_LINUX_MIN_MSIX_VECT;
  2347. }
  2348. return;
  2349. }
  2350. if (!err)
  2351. return;
  2352. /* If we cannot allocate MSIx vectors use only one rx queue */
  2353. printk(KERN_INFO "Failed to enable MSI-X for %s, error %d."
  2354. "#rx queues : 1, try MSI\n", adapter->netdev->name, err);
  2355. adapter->intr.type = VMXNET3_IT_MSI;
  2356. }
  2357. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2358. int err;
  2359. err = pci_enable_msi(adapter->pdev);
  2360. if (!err) {
  2361. adapter->num_rx_queues = 1;
  2362. adapter->intr.num_intrs = 1;
  2363. return;
  2364. }
  2365. }
  2366. #endif /* CONFIG_PCI_MSI */
  2367. adapter->num_rx_queues = 1;
  2368. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2369. adapter->intr.type = VMXNET3_IT_INTX;
  2370. /* INT-X related setting */
  2371. adapter->intr.num_intrs = 1;
  2372. }
  2373. static void
  2374. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2375. {
  2376. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2377. pci_disable_msix(adapter->pdev);
  2378. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2379. pci_disable_msi(adapter->pdev);
  2380. else
  2381. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2382. }
  2383. static void
  2384. vmxnet3_tx_timeout(struct net_device *netdev)
  2385. {
  2386. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2387. adapter->tx_timeout_count++;
  2388. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2389. schedule_work(&adapter->work);
  2390. netif_wake_queue(adapter->netdev);
  2391. }
  2392. static void
  2393. vmxnet3_reset_work(struct work_struct *data)
  2394. {
  2395. struct vmxnet3_adapter *adapter;
  2396. adapter = container_of(data, struct vmxnet3_adapter, work);
  2397. /* if another thread is resetting the device, no need to proceed */
  2398. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2399. return;
  2400. /* if the device is closed, we must leave it alone */
  2401. rtnl_lock();
  2402. if (netif_running(adapter->netdev)) {
  2403. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2404. vmxnet3_quiesce_dev(adapter);
  2405. vmxnet3_reset_dev(adapter);
  2406. vmxnet3_activate_dev(adapter);
  2407. } else {
  2408. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2409. }
  2410. rtnl_unlock();
  2411. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2412. }
  2413. static int __devinit
  2414. vmxnet3_probe_device(struct pci_dev *pdev,
  2415. const struct pci_device_id *id)
  2416. {
  2417. static const struct net_device_ops vmxnet3_netdev_ops = {
  2418. .ndo_open = vmxnet3_open,
  2419. .ndo_stop = vmxnet3_close,
  2420. .ndo_start_xmit = vmxnet3_xmit_frame,
  2421. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2422. .ndo_change_mtu = vmxnet3_change_mtu,
  2423. .ndo_set_features = vmxnet3_set_features,
  2424. .ndo_get_stats = vmxnet3_get_stats,
  2425. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2426. .ndo_set_multicast_list = vmxnet3_set_mc,
  2427. .ndo_vlan_rx_register = vmxnet3_vlan_rx_register,
  2428. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2429. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2430. #ifdef CONFIG_NET_POLL_CONTROLLER
  2431. .ndo_poll_controller = vmxnet3_netpoll,
  2432. #endif
  2433. };
  2434. int err;
  2435. bool dma64 = false; /* stupid gcc */
  2436. u32 ver;
  2437. struct net_device *netdev;
  2438. struct vmxnet3_adapter *adapter;
  2439. u8 mac[ETH_ALEN];
  2440. int size;
  2441. int num_tx_queues;
  2442. int num_rx_queues;
  2443. if (!pci_msi_enabled())
  2444. enable_mq = 0;
  2445. #ifdef VMXNET3_RSS
  2446. if (enable_mq)
  2447. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2448. (int)num_online_cpus());
  2449. else
  2450. #endif
  2451. num_rx_queues = 1;
  2452. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2453. if (enable_mq)
  2454. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2455. (int)num_online_cpus());
  2456. else
  2457. num_tx_queues = 1;
  2458. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2459. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2460. max(num_tx_queues, num_rx_queues));
  2461. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2462. num_tx_queues, num_rx_queues);
  2463. if (!netdev) {
  2464. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  2465. "%s\n", pci_name(pdev));
  2466. return -ENOMEM;
  2467. }
  2468. pci_set_drvdata(pdev, netdev);
  2469. adapter = netdev_priv(netdev);
  2470. adapter->netdev = netdev;
  2471. adapter->pdev = pdev;
  2472. spin_lock_init(&adapter->cmd_lock);
  2473. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2474. sizeof(struct Vmxnet3_DriverShared),
  2475. &adapter->shared_pa);
  2476. if (!adapter->shared) {
  2477. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2478. pci_name(pdev));
  2479. err = -ENOMEM;
  2480. goto err_alloc_shared;
  2481. }
  2482. adapter->num_rx_queues = num_rx_queues;
  2483. adapter->num_tx_queues = num_tx_queues;
  2484. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2485. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2486. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2487. &adapter->queue_desc_pa);
  2488. if (!adapter->tqd_start) {
  2489. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2490. pci_name(pdev));
  2491. err = -ENOMEM;
  2492. goto err_alloc_queue_desc;
  2493. }
  2494. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2495. adapter->num_tx_queues);
  2496. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2497. if (adapter->pm_conf == NULL) {
  2498. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2499. pci_name(pdev));
  2500. err = -ENOMEM;
  2501. goto err_alloc_pm;
  2502. }
  2503. #ifdef VMXNET3_RSS
  2504. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2505. if (adapter->rss_conf == NULL) {
  2506. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2507. pci_name(pdev));
  2508. err = -ENOMEM;
  2509. goto err_alloc_rss;
  2510. }
  2511. #endif /* VMXNET3_RSS */
  2512. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2513. if (err < 0)
  2514. goto err_alloc_pci;
  2515. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2516. if (ver & 1) {
  2517. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2518. } else {
  2519. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2520. " %s\n", ver, pci_name(pdev));
  2521. err = -EBUSY;
  2522. goto err_ver;
  2523. }
  2524. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2525. if (ver & 1) {
  2526. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2527. } else {
  2528. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2529. "adapter %s\n", ver, pci_name(pdev));
  2530. err = -EBUSY;
  2531. goto err_ver;
  2532. }
  2533. vmxnet3_declare_features(adapter, dma64);
  2534. adapter->dev_number = atomic_read(&devices_found);
  2535. adapter->share_intr = irq_share_mode;
  2536. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2537. adapter->num_tx_queues != adapter->num_rx_queues)
  2538. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2539. vmxnet3_alloc_intr_resources(adapter);
  2540. #ifdef VMXNET3_RSS
  2541. if (adapter->num_rx_queues > 1 &&
  2542. adapter->intr.type == VMXNET3_IT_MSIX) {
  2543. adapter->rss = true;
  2544. printk(KERN_INFO "RSS is enabled.\n");
  2545. } else {
  2546. adapter->rss = false;
  2547. }
  2548. #endif
  2549. vmxnet3_read_mac_addr(adapter, mac);
  2550. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2551. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2552. vmxnet3_set_ethtool_ops(netdev);
  2553. netdev->watchdog_timeo = 5 * HZ;
  2554. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2555. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2556. int i;
  2557. for (i = 0; i < adapter->num_rx_queues; i++) {
  2558. netif_napi_add(adapter->netdev,
  2559. &adapter->rx_queue[i].napi,
  2560. vmxnet3_poll_rx_only, 64);
  2561. }
  2562. } else {
  2563. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2564. vmxnet3_poll, 64);
  2565. }
  2566. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2567. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2568. SET_NETDEV_DEV(netdev, &pdev->dev);
  2569. err = register_netdev(netdev);
  2570. if (err) {
  2571. printk(KERN_ERR "Failed to register adapter %s\n",
  2572. pci_name(pdev));
  2573. goto err_register;
  2574. }
  2575. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2576. vmxnet3_check_link(adapter, false);
  2577. atomic_inc(&devices_found);
  2578. return 0;
  2579. err_register:
  2580. vmxnet3_free_intr_resources(adapter);
  2581. err_ver:
  2582. vmxnet3_free_pci_resources(adapter);
  2583. err_alloc_pci:
  2584. #ifdef VMXNET3_RSS
  2585. kfree(adapter->rss_conf);
  2586. err_alloc_rss:
  2587. #endif
  2588. kfree(adapter->pm_conf);
  2589. err_alloc_pm:
  2590. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2591. adapter->queue_desc_pa);
  2592. err_alloc_queue_desc:
  2593. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2594. adapter->shared, adapter->shared_pa);
  2595. err_alloc_shared:
  2596. pci_set_drvdata(pdev, NULL);
  2597. free_netdev(netdev);
  2598. return err;
  2599. }
  2600. static void __devexit
  2601. vmxnet3_remove_device(struct pci_dev *pdev)
  2602. {
  2603. struct net_device *netdev = pci_get_drvdata(pdev);
  2604. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2605. int size = 0;
  2606. int num_rx_queues;
  2607. #ifdef VMXNET3_RSS
  2608. if (enable_mq)
  2609. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2610. (int)num_online_cpus());
  2611. else
  2612. #endif
  2613. num_rx_queues = 1;
  2614. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2615. cancel_work_sync(&adapter->work);
  2616. unregister_netdev(netdev);
  2617. vmxnet3_free_intr_resources(adapter);
  2618. vmxnet3_free_pci_resources(adapter);
  2619. #ifdef VMXNET3_RSS
  2620. kfree(adapter->rss_conf);
  2621. #endif
  2622. kfree(adapter->pm_conf);
  2623. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2624. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2625. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2626. adapter->queue_desc_pa);
  2627. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2628. adapter->shared, adapter->shared_pa);
  2629. free_netdev(netdev);
  2630. }
  2631. #ifdef CONFIG_PM
  2632. static int
  2633. vmxnet3_suspend(struct device *device)
  2634. {
  2635. struct pci_dev *pdev = to_pci_dev(device);
  2636. struct net_device *netdev = pci_get_drvdata(pdev);
  2637. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2638. struct Vmxnet3_PMConf *pmConf;
  2639. struct ethhdr *ehdr;
  2640. struct arphdr *ahdr;
  2641. u8 *arpreq;
  2642. struct in_device *in_dev;
  2643. struct in_ifaddr *ifa;
  2644. unsigned long flags;
  2645. int i = 0;
  2646. if (!netif_running(netdev))
  2647. return 0;
  2648. for (i = 0; i < adapter->num_rx_queues; i++)
  2649. napi_disable(&adapter->rx_queue[i].napi);
  2650. vmxnet3_disable_all_intrs(adapter);
  2651. vmxnet3_free_irqs(adapter);
  2652. vmxnet3_free_intr_resources(adapter);
  2653. netif_device_detach(netdev);
  2654. netif_tx_stop_all_queues(netdev);
  2655. /* Create wake-up filters. */
  2656. pmConf = adapter->pm_conf;
  2657. memset(pmConf, 0, sizeof(*pmConf));
  2658. if (adapter->wol & WAKE_UCAST) {
  2659. pmConf->filters[i].patternSize = ETH_ALEN;
  2660. pmConf->filters[i].maskSize = 1;
  2661. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2662. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2663. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2664. i++;
  2665. }
  2666. if (adapter->wol & WAKE_ARP) {
  2667. in_dev = in_dev_get(netdev);
  2668. if (!in_dev)
  2669. goto skip_arp;
  2670. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2671. if (!ifa)
  2672. goto skip_arp;
  2673. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2674. sizeof(struct arphdr) + /* ARP header */
  2675. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2676. 2 * sizeof(u32); /*2 IPv4 addresses */
  2677. pmConf->filters[i].maskSize =
  2678. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2679. /* ETH_P_ARP in Ethernet header. */
  2680. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2681. ehdr->h_proto = htons(ETH_P_ARP);
  2682. /* ARPOP_REQUEST in ARP header. */
  2683. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2684. ahdr->ar_op = htons(ARPOP_REQUEST);
  2685. arpreq = (u8 *)(ahdr + 1);
  2686. /* The Unicast IPv4 address in 'tip' field. */
  2687. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2688. *(u32 *)arpreq = ifa->ifa_address;
  2689. /* The mask for the relevant bits. */
  2690. pmConf->filters[i].mask[0] = 0x00;
  2691. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2692. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2693. pmConf->filters[i].mask[3] = 0x00;
  2694. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2695. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2696. in_dev_put(in_dev);
  2697. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2698. i++;
  2699. }
  2700. skip_arp:
  2701. if (adapter->wol & WAKE_MAGIC)
  2702. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2703. pmConf->numFilters = i;
  2704. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2705. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2706. *pmConf));
  2707. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2708. pmConf));
  2709. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2710. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2711. VMXNET3_CMD_UPDATE_PMCFG);
  2712. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2713. pci_save_state(pdev);
  2714. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2715. adapter->wol);
  2716. pci_disable_device(pdev);
  2717. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2718. return 0;
  2719. }
  2720. static int
  2721. vmxnet3_resume(struct device *device)
  2722. {
  2723. int err, i = 0;
  2724. unsigned long flags;
  2725. struct pci_dev *pdev = to_pci_dev(device);
  2726. struct net_device *netdev = pci_get_drvdata(pdev);
  2727. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2728. struct Vmxnet3_PMConf *pmConf;
  2729. if (!netif_running(netdev))
  2730. return 0;
  2731. /* Destroy wake-up filters. */
  2732. pmConf = adapter->pm_conf;
  2733. memset(pmConf, 0, sizeof(*pmConf));
  2734. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2735. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2736. *pmConf));
  2737. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2738. pmConf));
  2739. netif_device_attach(netdev);
  2740. pci_set_power_state(pdev, PCI_D0);
  2741. pci_restore_state(pdev);
  2742. err = pci_enable_device_mem(pdev);
  2743. if (err != 0)
  2744. return err;
  2745. pci_enable_wake(pdev, PCI_D0, 0);
  2746. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2747. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2748. VMXNET3_CMD_UPDATE_PMCFG);
  2749. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2750. vmxnet3_alloc_intr_resources(adapter);
  2751. vmxnet3_request_irqs(adapter);
  2752. for (i = 0; i < adapter->num_rx_queues; i++)
  2753. napi_enable(&adapter->rx_queue[i].napi);
  2754. vmxnet3_enable_all_intrs(adapter);
  2755. return 0;
  2756. }
  2757. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2758. .suspend = vmxnet3_suspend,
  2759. .resume = vmxnet3_resume,
  2760. };
  2761. #endif
  2762. static struct pci_driver vmxnet3_driver = {
  2763. .name = vmxnet3_driver_name,
  2764. .id_table = vmxnet3_pciid_table,
  2765. .probe = vmxnet3_probe_device,
  2766. .remove = __devexit_p(vmxnet3_remove_device),
  2767. #ifdef CONFIG_PM
  2768. .driver.pm = &vmxnet3_pm_ops,
  2769. #endif
  2770. };
  2771. static int __init
  2772. vmxnet3_init_module(void)
  2773. {
  2774. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2775. VMXNET3_DRIVER_VERSION_REPORT);
  2776. return pci_register_driver(&vmxnet3_driver);
  2777. }
  2778. module_init(vmxnet3_init_module);
  2779. static void
  2780. vmxnet3_exit_module(void)
  2781. {
  2782. pci_unregister_driver(&vmxnet3_driver);
  2783. }
  2784. module_exit(vmxnet3_exit_module);
  2785. MODULE_AUTHOR("VMware, Inc.");
  2786. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2787. MODULE_LICENSE("GPL v2");
  2788. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);