srq.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/mlx4/cmd.h>
  34. #include <linux/gfp.h>
  35. #include "mlx4.h"
  36. #include "icm.h"
  37. struct mlx4_srq_context {
  38. __be32 state_logsize_srqn;
  39. u8 logstride;
  40. u8 reserved1[3];
  41. u8 pg_offset;
  42. u8 reserved2[3];
  43. u32 reserved3;
  44. u8 log_page_size;
  45. u8 reserved4[2];
  46. u8 mtt_base_addr_h;
  47. __be32 mtt_base_addr_l;
  48. __be32 pd;
  49. __be16 limit_watermark;
  50. __be16 wqe_cnt;
  51. u16 reserved5;
  52. __be16 wqe_counter;
  53. u32 reserved6;
  54. __be64 db_rec_addr;
  55. };
  56. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type)
  57. {
  58. struct mlx4_srq_table *srq_table = &mlx4_priv(dev)->srq_table;
  59. struct mlx4_srq *srq;
  60. spin_lock(&srq_table->lock);
  61. srq = radix_tree_lookup(&srq_table->tree, srqn & (dev->caps.num_srqs - 1));
  62. if (srq)
  63. atomic_inc(&srq->refcount);
  64. spin_unlock(&srq_table->lock);
  65. if (!srq) {
  66. mlx4_warn(dev, "Async event for bogus SRQ %08x\n", srqn);
  67. return;
  68. }
  69. srq->event(srq, event_type);
  70. if (atomic_dec_and_test(&srq->refcount))
  71. complete(&srq->free);
  72. }
  73. static int mlx4_SW2HW_SRQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  74. int srq_num)
  75. {
  76. return mlx4_cmd(dev, mailbox->dma, srq_num, 0, MLX4_CMD_SW2HW_SRQ,
  77. MLX4_CMD_TIME_CLASS_A);
  78. }
  79. static int mlx4_HW2SW_SRQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  80. int srq_num)
  81. {
  82. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, srq_num,
  83. mailbox ? 0 : 1, MLX4_CMD_HW2SW_SRQ,
  84. MLX4_CMD_TIME_CLASS_A);
  85. }
  86. static int mlx4_ARM_SRQ(struct mlx4_dev *dev, int srq_num, int limit_watermark)
  87. {
  88. return mlx4_cmd(dev, limit_watermark, srq_num, 0, MLX4_CMD_ARM_SRQ,
  89. MLX4_CMD_TIME_CLASS_B);
  90. }
  91. static int mlx4_QUERY_SRQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  92. int srq_num)
  93. {
  94. return mlx4_cmd_box(dev, 0, mailbox->dma, srq_num, 0, MLX4_CMD_QUERY_SRQ,
  95. MLX4_CMD_TIME_CLASS_A);
  96. }
  97. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
  98. u64 db_rec, struct mlx4_srq *srq)
  99. {
  100. struct mlx4_srq_table *srq_table = &mlx4_priv(dev)->srq_table;
  101. struct mlx4_cmd_mailbox *mailbox;
  102. struct mlx4_srq_context *srq_context;
  103. u64 mtt_addr;
  104. int err;
  105. srq->srqn = mlx4_bitmap_alloc(&srq_table->bitmap);
  106. if (srq->srqn == -1)
  107. return -ENOMEM;
  108. err = mlx4_table_get(dev, &srq_table->table, srq->srqn);
  109. if (err)
  110. goto err_out;
  111. err = mlx4_table_get(dev, &srq_table->cmpt_table, srq->srqn);
  112. if (err)
  113. goto err_put;
  114. spin_lock_irq(&srq_table->lock);
  115. err = radix_tree_insert(&srq_table->tree, srq->srqn, srq);
  116. spin_unlock_irq(&srq_table->lock);
  117. if (err)
  118. goto err_cmpt_put;
  119. mailbox = mlx4_alloc_cmd_mailbox(dev);
  120. if (IS_ERR(mailbox)) {
  121. err = PTR_ERR(mailbox);
  122. goto err_radix;
  123. }
  124. srq_context = mailbox->buf;
  125. memset(srq_context, 0, sizeof *srq_context);
  126. srq_context->state_logsize_srqn = cpu_to_be32((ilog2(srq->max) << 24) |
  127. srq->srqn);
  128. srq_context->logstride = srq->wqe_shift - 4;
  129. srq_context->log_page_size = mtt->page_shift - MLX4_ICM_PAGE_SHIFT;
  130. mtt_addr = mlx4_mtt_addr(dev, mtt);
  131. srq_context->mtt_base_addr_h = mtt_addr >> 32;
  132. srq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  133. srq_context->pd = cpu_to_be32(pdn);
  134. srq_context->db_rec_addr = cpu_to_be64(db_rec);
  135. err = mlx4_SW2HW_SRQ(dev, mailbox, srq->srqn);
  136. mlx4_free_cmd_mailbox(dev, mailbox);
  137. if (err)
  138. goto err_radix;
  139. atomic_set(&srq->refcount, 1);
  140. init_completion(&srq->free);
  141. return 0;
  142. err_radix:
  143. spin_lock_irq(&srq_table->lock);
  144. radix_tree_delete(&srq_table->tree, srq->srqn);
  145. spin_unlock_irq(&srq_table->lock);
  146. err_cmpt_put:
  147. mlx4_table_put(dev, &srq_table->cmpt_table, srq->srqn);
  148. err_put:
  149. mlx4_table_put(dev, &srq_table->table, srq->srqn);
  150. err_out:
  151. mlx4_bitmap_free(&srq_table->bitmap, srq->srqn);
  152. return err;
  153. }
  154. EXPORT_SYMBOL_GPL(mlx4_srq_alloc);
  155. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq)
  156. {
  157. struct mlx4_srq_table *srq_table = &mlx4_priv(dev)->srq_table;
  158. int err;
  159. err = mlx4_HW2SW_SRQ(dev, NULL, srq->srqn);
  160. if (err)
  161. mlx4_warn(dev, "HW2SW_SRQ failed (%d) for SRQN %06x\n", err, srq->srqn);
  162. spin_lock_irq(&srq_table->lock);
  163. radix_tree_delete(&srq_table->tree, srq->srqn);
  164. spin_unlock_irq(&srq_table->lock);
  165. if (atomic_dec_and_test(&srq->refcount))
  166. complete(&srq->free);
  167. wait_for_completion(&srq->free);
  168. mlx4_table_put(dev, &srq_table->table, srq->srqn);
  169. mlx4_bitmap_free(&srq_table->bitmap, srq->srqn);
  170. }
  171. EXPORT_SYMBOL_GPL(mlx4_srq_free);
  172. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark)
  173. {
  174. return mlx4_ARM_SRQ(dev, srq->srqn, limit_watermark);
  175. }
  176. EXPORT_SYMBOL_GPL(mlx4_srq_arm);
  177. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark)
  178. {
  179. struct mlx4_cmd_mailbox *mailbox;
  180. struct mlx4_srq_context *srq_context;
  181. int err;
  182. mailbox = mlx4_alloc_cmd_mailbox(dev);
  183. if (IS_ERR(mailbox))
  184. return PTR_ERR(mailbox);
  185. srq_context = mailbox->buf;
  186. err = mlx4_QUERY_SRQ(dev, mailbox, srq->srqn);
  187. if (err)
  188. goto err_out;
  189. *limit_watermark = be16_to_cpu(srq_context->limit_watermark);
  190. err_out:
  191. mlx4_free_cmd_mailbox(dev, mailbox);
  192. return err;
  193. }
  194. EXPORT_SYMBOL_GPL(mlx4_srq_query);
  195. int mlx4_init_srq_table(struct mlx4_dev *dev)
  196. {
  197. struct mlx4_srq_table *srq_table = &mlx4_priv(dev)->srq_table;
  198. int err;
  199. spin_lock_init(&srq_table->lock);
  200. INIT_RADIX_TREE(&srq_table->tree, GFP_ATOMIC);
  201. err = mlx4_bitmap_init(&srq_table->bitmap, dev->caps.num_srqs,
  202. dev->caps.num_srqs - 1, dev->caps.reserved_srqs, 0);
  203. if (err)
  204. return err;
  205. return 0;
  206. }
  207. void mlx4_cleanup_srq_table(struct mlx4_dev *dev)
  208. {
  209. mlx4_bitmap_cleanup(&mlx4_priv(dev)->srq_table.bitmap);
  210. }