mxcmmc.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <asm/dma.h>
  36. #include <asm/irq.h>
  37. #include <asm/sizes.h>
  38. #include <mach/mmc.h>
  39. #include <mach/dma.h>
  40. #define DRIVER_NAME "mxc-mmc"
  41. #define MMC_REG_STR_STP_CLK 0x00
  42. #define MMC_REG_STATUS 0x04
  43. #define MMC_REG_CLK_RATE 0x08
  44. #define MMC_REG_CMD_DAT_CONT 0x0C
  45. #define MMC_REG_RES_TO 0x10
  46. #define MMC_REG_READ_TO 0x14
  47. #define MMC_REG_BLK_LEN 0x18
  48. #define MMC_REG_NOB 0x1C
  49. #define MMC_REG_REV_NO 0x20
  50. #define MMC_REG_INT_CNTR 0x24
  51. #define MMC_REG_CMD 0x28
  52. #define MMC_REG_ARG 0x2C
  53. #define MMC_REG_RES_FIFO 0x34
  54. #define MMC_REG_BUFFER_ACCESS 0x38
  55. #define STR_STP_CLK_RESET (1 << 3)
  56. #define STR_STP_CLK_START_CLK (1 << 1)
  57. #define STR_STP_CLK_STOP_CLK (1 << 0)
  58. #define STATUS_CARD_INSERTION (1 << 31)
  59. #define STATUS_CARD_REMOVAL (1 << 30)
  60. #define STATUS_YBUF_EMPTY (1 << 29)
  61. #define STATUS_XBUF_EMPTY (1 << 28)
  62. #define STATUS_YBUF_FULL (1 << 27)
  63. #define STATUS_XBUF_FULL (1 << 26)
  64. #define STATUS_BUF_UND_RUN (1 << 25)
  65. #define STATUS_BUF_OVFL (1 << 24)
  66. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  67. #define STATUS_END_CMD_RESP (1 << 13)
  68. #define STATUS_WRITE_OP_DONE (1 << 12)
  69. #define STATUS_DATA_TRANS_DONE (1 << 11)
  70. #define STATUS_READ_OP_DONE (1 << 11)
  71. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  72. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  73. #define STATUS_BUF_READ_RDY (1 << 7)
  74. #define STATUS_BUF_WRITE_RDY (1 << 6)
  75. #define STATUS_RESP_CRC_ERR (1 << 5)
  76. #define STATUS_CRC_READ_ERR (1 << 3)
  77. #define STATUS_CRC_WRITE_ERR (1 << 2)
  78. #define STATUS_TIME_OUT_RESP (1 << 1)
  79. #define STATUS_TIME_OUT_READ (1 << 0)
  80. #define STATUS_ERR_MASK 0x2f
  81. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  82. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  83. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  84. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  85. #define CMD_DAT_CONT_INIT (1 << 7)
  86. #define CMD_DAT_CONT_WRITE (1 << 4)
  87. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  88. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  89. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  91. #define INT_SDIO_INT_WKP_EN (1 << 18)
  92. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  93. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  94. #define INT_CARD_INSERTION_EN (1 << 15)
  95. #define INT_CARD_REMOVAL_EN (1 << 14)
  96. #define INT_SDIO_IRQ_EN (1 << 13)
  97. #define INT_DAT0_EN (1 << 12)
  98. #define INT_BUF_READ_EN (1 << 4)
  99. #define INT_BUF_WRITE_EN (1 << 3)
  100. #define INT_END_CMD_RES_EN (1 << 2)
  101. #define INT_WRITE_OP_DONE_EN (1 << 1)
  102. #define INT_READ_OP_EN (1 << 0)
  103. struct mxcmci_host {
  104. struct mmc_host *mmc;
  105. struct resource *res;
  106. void __iomem *base;
  107. int irq;
  108. int detect_irq;
  109. struct dma_chan *dma;
  110. struct dma_async_tx_descriptor *desc;
  111. int do_dma;
  112. int default_irq_mask;
  113. int use_sdio;
  114. unsigned int power_mode;
  115. struct imxmmc_platform_data *pdata;
  116. struct mmc_request *req;
  117. struct mmc_command *cmd;
  118. struct mmc_data *data;
  119. unsigned int datasize;
  120. unsigned int dma_dir;
  121. u16 rev_no;
  122. unsigned int cmdat;
  123. struct clk *clk;
  124. int clock;
  125. struct work_struct datawork;
  126. spinlock_t lock;
  127. struct regulator *vcc;
  128. int burstlen;
  129. int dmareq;
  130. struct dma_slave_config dma_slave_config;
  131. struct imx_dma_data dma_data;
  132. };
  133. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  134. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  135. {
  136. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  137. if (IS_ERR(host->vcc)) {
  138. host->vcc = NULL;
  139. } else {
  140. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  141. if (host->pdata && host->pdata->ocr_avail)
  142. dev_warn(mmc_dev(host->mmc),
  143. "pdata->ocr_avail will not be used\n");
  144. }
  145. if (host->vcc == NULL) {
  146. /* fall-back to platform data */
  147. if (host->pdata && host->pdata->ocr_avail)
  148. host->mmc->ocr_avail = host->pdata->ocr_avail;
  149. else
  150. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  151. }
  152. }
  153. static inline void mxcmci_set_power(struct mxcmci_host *host,
  154. unsigned char power_mode,
  155. unsigned int vdd)
  156. {
  157. if (host->vcc) {
  158. if (power_mode == MMC_POWER_UP)
  159. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  160. else if (power_mode == MMC_POWER_OFF)
  161. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  162. }
  163. if (host->pdata && host->pdata->setpower)
  164. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  165. }
  166. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  167. {
  168. return host->do_dma;
  169. }
  170. static void mxcmci_softreset(struct mxcmci_host *host)
  171. {
  172. int i;
  173. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  174. /* reset sequence */
  175. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  176. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  177. host->base + MMC_REG_STR_STP_CLK);
  178. for (i = 0; i < 8; i++)
  179. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  180. writew(0xff, host->base + MMC_REG_RES_TO);
  181. }
  182. static int mxcmci_setup_dma(struct mmc_host *mmc);
  183. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  184. {
  185. unsigned int nob = data->blocks;
  186. unsigned int blksz = data->blksz;
  187. unsigned int datasize = nob * blksz;
  188. struct scatterlist *sg;
  189. int i, nents;
  190. if (data->flags & MMC_DATA_STREAM)
  191. nob = 0xffff;
  192. host->data = data;
  193. data->bytes_xfered = 0;
  194. writew(nob, host->base + MMC_REG_NOB);
  195. writew(blksz, host->base + MMC_REG_BLK_LEN);
  196. host->datasize = datasize;
  197. if (!mxcmci_use_dma(host))
  198. return 0;
  199. for_each_sg(data->sg, sg, data->sg_len, i) {
  200. if (sg->offset & 3 || sg->length & 3) {
  201. host->do_dma = 0;
  202. return 0;
  203. }
  204. }
  205. if (data->flags & MMC_DATA_READ)
  206. host->dma_dir = DMA_FROM_DEVICE;
  207. else
  208. host->dma_dir = DMA_TO_DEVICE;
  209. nents = dma_map_sg(host->dma->device->dev, data->sg,
  210. data->sg_len, host->dma_dir);
  211. if (nents != data->sg_len)
  212. return -EINVAL;
  213. host->desc = host->dma->device->device_prep_slave_sg(host->dma,
  214. data->sg, data->sg_len, host->dma_dir,
  215. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  216. if (!host->desc) {
  217. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  218. host->dma_dir);
  219. host->do_dma = 0;
  220. return 0; /* Fall back to PIO */
  221. }
  222. wmb();
  223. dmaengine_submit(host->desc);
  224. return 0;
  225. }
  226. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  227. unsigned int cmdat)
  228. {
  229. u32 int_cntr = host->default_irq_mask;
  230. unsigned long flags;
  231. WARN_ON(host->cmd != NULL);
  232. host->cmd = cmd;
  233. switch (mmc_resp_type(cmd)) {
  234. case MMC_RSP_R1: /* short CRC, OPCODE */
  235. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  236. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  237. break;
  238. case MMC_RSP_R2: /* long 136 bit + CRC */
  239. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  240. break;
  241. case MMC_RSP_R3: /* short */
  242. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  243. break;
  244. case MMC_RSP_NONE:
  245. break;
  246. default:
  247. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  248. mmc_resp_type(cmd));
  249. cmd->error = -EINVAL;
  250. return -EINVAL;
  251. }
  252. int_cntr = INT_END_CMD_RES_EN;
  253. if (mxcmci_use_dma(host))
  254. int_cntr |= INT_READ_OP_EN | INT_WRITE_OP_DONE_EN;
  255. spin_lock_irqsave(&host->lock, flags);
  256. if (host->use_sdio)
  257. int_cntr |= INT_SDIO_IRQ_EN;
  258. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  259. spin_unlock_irqrestore(&host->lock, flags);
  260. writew(cmd->opcode, host->base + MMC_REG_CMD);
  261. writel(cmd->arg, host->base + MMC_REG_ARG);
  262. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  263. return 0;
  264. }
  265. static void mxcmci_finish_request(struct mxcmci_host *host,
  266. struct mmc_request *req)
  267. {
  268. u32 int_cntr = host->default_irq_mask;
  269. unsigned long flags;
  270. spin_lock_irqsave(&host->lock, flags);
  271. if (host->use_sdio)
  272. int_cntr |= INT_SDIO_IRQ_EN;
  273. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  274. spin_unlock_irqrestore(&host->lock, flags);
  275. host->req = NULL;
  276. host->cmd = NULL;
  277. host->data = NULL;
  278. mmc_request_done(host->mmc, req);
  279. }
  280. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  281. {
  282. struct mmc_data *data = host->data;
  283. int data_error;
  284. if (mxcmci_use_dma(host)) {
  285. dmaengine_terminate_all(host->dma);
  286. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  287. host->dma_dir);
  288. }
  289. if (stat & STATUS_ERR_MASK) {
  290. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  291. stat);
  292. if (stat & STATUS_CRC_READ_ERR) {
  293. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  294. data->error = -EILSEQ;
  295. } else if (stat & STATUS_CRC_WRITE_ERR) {
  296. u32 err_code = (stat >> 9) & 0x3;
  297. if (err_code == 2) { /* No CRC response */
  298. dev_err(mmc_dev(host->mmc),
  299. "%s: No CRC -ETIMEDOUT\n", __func__);
  300. data->error = -ETIMEDOUT;
  301. } else {
  302. dev_err(mmc_dev(host->mmc),
  303. "%s: -EILSEQ\n", __func__);
  304. data->error = -EILSEQ;
  305. }
  306. } else if (stat & STATUS_TIME_OUT_READ) {
  307. dev_err(mmc_dev(host->mmc),
  308. "%s: read -ETIMEDOUT\n", __func__);
  309. data->error = -ETIMEDOUT;
  310. } else {
  311. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  312. data->error = -EIO;
  313. }
  314. } else {
  315. data->bytes_xfered = host->datasize;
  316. }
  317. data_error = data->error;
  318. host->data = NULL;
  319. return data_error;
  320. }
  321. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  322. {
  323. struct mmc_command *cmd = host->cmd;
  324. int i;
  325. u32 a, b, c;
  326. if (!cmd)
  327. return;
  328. if (stat & STATUS_TIME_OUT_RESP) {
  329. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  330. cmd->error = -ETIMEDOUT;
  331. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  332. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  333. cmd->error = -EILSEQ;
  334. }
  335. if (cmd->flags & MMC_RSP_PRESENT) {
  336. if (cmd->flags & MMC_RSP_136) {
  337. for (i = 0; i < 4; i++) {
  338. a = readw(host->base + MMC_REG_RES_FIFO);
  339. b = readw(host->base + MMC_REG_RES_FIFO);
  340. cmd->resp[i] = a << 16 | b;
  341. }
  342. } else {
  343. a = readw(host->base + MMC_REG_RES_FIFO);
  344. b = readw(host->base + MMC_REG_RES_FIFO);
  345. c = readw(host->base + MMC_REG_RES_FIFO);
  346. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  347. }
  348. }
  349. }
  350. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  351. {
  352. u32 stat;
  353. unsigned long timeout = jiffies + HZ;
  354. do {
  355. stat = readl(host->base + MMC_REG_STATUS);
  356. if (stat & STATUS_ERR_MASK)
  357. return stat;
  358. if (time_after(jiffies, timeout)) {
  359. mxcmci_softreset(host);
  360. mxcmci_set_clk_rate(host, host->clock);
  361. return STATUS_TIME_OUT_READ;
  362. }
  363. if (stat & mask)
  364. return 0;
  365. cpu_relax();
  366. } while (1);
  367. }
  368. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  369. {
  370. unsigned int stat;
  371. u32 *buf = _buf;
  372. while (bytes > 3) {
  373. stat = mxcmci_poll_status(host,
  374. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  375. if (stat)
  376. return stat;
  377. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  378. bytes -= 4;
  379. }
  380. if (bytes) {
  381. u8 *b = (u8 *)buf;
  382. u32 tmp;
  383. stat = mxcmci_poll_status(host,
  384. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  385. if (stat)
  386. return stat;
  387. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  388. memcpy(b, &tmp, bytes);
  389. }
  390. return 0;
  391. }
  392. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  393. {
  394. unsigned int stat;
  395. u32 *buf = _buf;
  396. while (bytes > 3) {
  397. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  398. if (stat)
  399. return stat;
  400. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  401. bytes -= 4;
  402. }
  403. if (bytes) {
  404. u8 *b = (u8 *)buf;
  405. u32 tmp;
  406. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  407. if (stat)
  408. return stat;
  409. memcpy(&tmp, b, bytes);
  410. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  411. }
  412. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  413. if (stat)
  414. return stat;
  415. return 0;
  416. }
  417. static int mxcmci_transfer_data(struct mxcmci_host *host)
  418. {
  419. struct mmc_data *data = host->req->data;
  420. struct scatterlist *sg;
  421. int stat, i;
  422. host->data = data;
  423. host->datasize = 0;
  424. if (data->flags & MMC_DATA_READ) {
  425. for_each_sg(data->sg, sg, data->sg_len, i) {
  426. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  427. if (stat)
  428. return stat;
  429. host->datasize += sg->length;
  430. }
  431. } else {
  432. for_each_sg(data->sg, sg, data->sg_len, i) {
  433. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  434. if (stat)
  435. return stat;
  436. host->datasize += sg->length;
  437. }
  438. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  439. if (stat)
  440. return stat;
  441. }
  442. return 0;
  443. }
  444. static void mxcmci_datawork(struct work_struct *work)
  445. {
  446. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  447. datawork);
  448. int datastat = mxcmci_transfer_data(host);
  449. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  450. host->base + MMC_REG_STATUS);
  451. mxcmci_finish_data(host, datastat);
  452. if (host->req->stop) {
  453. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  454. mxcmci_finish_request(host, host->req);
  455. return;
  456. }
  457. } else {
  458. mxcmci_finish_request(host, host->req);
  459. }
  460. }
  461. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  462. {
  463. struct mmc_data *data = host->data;
  464. int data_error;
  465. if (!data)
  466. return;
  467. data_error = mxcmci_finish_data(host, stat);
  468. mxcmci_read_response(host, stat);
  469. host->cmd = NULL;
  470. if (host->req->stop) {
  471. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  472. mxcmci_finish_request(host, host->req);
  473. return;
  474. }
  475. } else {
  476. mxcmci_finish_request(host, host->req);
  477. }
  478. }
  479. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  480. {
  481. mxcmci_read_response(host, stat);
  482. host->cmd = NULL;
  483. if (!host->data && host->req) {
  484. mxcmci_finish_request(host, host->req);
  485. return;
  486. }
  487. /* For the DMA case the DMA engine handles the data transfer
  488. * automatically. For non DMA we have to do it ourselves.
  489. * Don't do it in interrupt context though.
  490. */
  491. if (!mxcmci_use_dma(host) && host->data)
  492. schedule_work(&host->datawork);
  493. }
  494. static irqreturn_t mxcmci_irq(int irq, void *devid)
  495. {
  496. struct mxcmci_host *host = devid;
  497. unsigned long flags;
  498. bool sdio_irq;
  499. u32 stat;
  500. stat = readl(host->base + MMC_REG_STATUS);
  501. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  502. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  503. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  504. spin_lock_irqsave(&host->lock, flags);
  505. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  506. spin_unlock_irqrestore(&host->lock, flags);
  507. if (mxcmci_use_dma(host) &&
  508. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  509. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  510. host->base + MMC_REG_STATUS);
  511. if (sdio_irq) {
  512. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  513. mmc_signal_sdio_irq(host->mmc);
  514. }
  515. if (stat & STATUS_END_CMD_RESP)
  516. mxcmci_cmd_done(host, stat);
  517. if (mxcmci_use_dma(host) &&
  518. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  519. mxcmci_data_done(host, stat);
  520. if (host->default_irq_mask &&
  521. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  522. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  523. return IRQ_HANDLED;
  524. }
  525. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  526. {
  527. struct mxcmci_host *host = mmc_priv(mmc);
  528. unsigned int cmdat = host->cmdat;
  529. int error;
  530. WARN_ON(host->req != NULL);
  531. host->req = req;
  532. host->cmdat &= ~CMD_DAT_CONT_INIT;
  533. if (host->dma)
  534. host->do_dma = 1;
  535. if (req->data) {
  536. error = mxcmci_setup_data(host, req->data);
  537. if (error) {
  538. req->cmd->error = error;
  539. goto out;
  540. }
  541. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  542. if (req->data->flags & MMC_DATA_WRITE)
  543. cmdat |= CMD_DAT_CONT_WRITE;
  544. }
  545. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  546. out:
  547. if (error)
  548. mxcmci_finish_request(host, req);
  549. }
  550. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  551. {
  552. unsigned int divider;
  553. int prescaler = 0;
  554. unsigned int clk_in = clk_get_rate(host->clk);
  555. while (prescaler <= 0x800) {
  556. for (divider = 1; divider <= 0xF; divider++) {
  557. int x;
  558. x = (clk_in / (divider + 1));
  559. if (prescaler)
  560. x /= (prescaler * 2);
  561. if (x <= clk_ios)
  562. break;
  563. }
  564. if (divider < 0x10)
  565. break;
  566. if (prescaler == 0)
  567. prescaler = 1;
  568. else
  569. prescaler <<= 1;
  570. }
  571. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  572. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  573. prescaler, divider, clk_in, clk_ios);
  574. }
  575. static int mxcmci_setup_dma(struct mmc_host *mmc)
  576. {
  577. struct mxcmci_host *host = mmc_priv(mmc);
  578. struct dma_slave_config *config = &host->dma_slave_config;
  579. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  580. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  581. config->dst_addr_width = 4;
  582. config->src_addr_width = 4;
  583. config->dst_maxburst = host->burstlen;
  584. config->src_maxburst = host->burstlen;
  585. return dmaengine_slave_config(host->dma, config);
  586. }
  587. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  588. {
  589. struct mxcmci_host *host = mmc_priv(mmc);
  590. int burstlen, ret;
  591. /*
  592. * use burstlen of 64 in 4 bit mode (--> reg value 0)
  593. * use burstlen of 16 in 1 bit mode (--> reg value 16)
  594. */
  595. if (ios->bus_width == MMC_BUS_WIDTH_4)
  596. burstlen = 64;
  597. else
  598. burstlen = 16;
  599. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  600. host->burstlen = burstlen;
  601. ret = mxcmci_setup_dma(mmc);
  602. if (ret) {
  603. dev_err(mmc_dev(host->mmc),
  604. "failed to config DMA channel. Falling back to PIO\n");
  605. dma_release_channel(host->dma);
  606. host->do_dma = 0;
  607. host->dma = NULL;
  608. }
  609. }
  610. if (ios->bus_width == MMC_BUS_WIDTH_4)
  611. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  612. else
  613. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  614. if (host->power_mode != ios->power_mode) {
  615. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  616. host->power_mode = ios->power_mode;
  617. if (ios->power_mode == MMC_POWER_ON)
  618. host->cmdat |= CMD_DAT_CONT_INIT;
  619. }
  620. if (ios->clock) {
  621. mxcmci_set_clk_rate(host, ios->clock);
  622. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  623. } else {
  624. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  625. }
  626. host->clock = ios->clock;
  627. }
  628. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  629. {
  630. struct mmc_host *mmc = data;
  631. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  632. mmc_detect_change(mmc, msecs_to_jiffies(250));
  633. return IRQ_HANDLED;
  634. }
  635. static int mxcmci_get_ro(struct mmc_host *mmc)
  636. {
  637. struct mxcmci_host *host = mmc_priv(mmc);
  638. if (host->pdata && host->pdata->get_ro)
  639. return !!host->pdata->get_ro(mmc_dev(mmc));
  640. /*
  641. * Board doesn't support read only detection; let the mmc core
  642. * decide what to do.
  643. */
  644. return -ENOSYS;
  645. }
  646. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  647. {
  648. struct mxcmci_host *host = mmc_priv(mmc);
  649. unsigned long flags;
  650. u32 int_cntr;
  651. spin_lock_irqsave(&host->lock, flags);
  652. host->use_sdio = enable;
  653. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  654. if (enable)
  655. int_cntr |= INT_SDIO_IRQ_EN;
  656. else
  657. int_cntr &= ~INT_SDIO_IRQ_EN;
  658. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  659. spin_unlock_irqrestore(&host->lock, flags);
  660. }
  661. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  662. {
  663. /*
  664. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  665. * multi-block transfers when connected SDIO peripheral doesn't
  666. * drive the BUSY line as required by the specs.
  667. * One way to prevent this is to only allow 1-bit transfers.
  668. */
  669. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  670. host->caps &= ~MMC_CAP_4_BIT_DATA;
  671. else
  672. host->caps |= MMC_CAP_4_BIT_DATA;
  673. }
  674. static bool filter(struct dma_chan *chan, void *param)
  675. {
  676. struct mxcmci_host *host = param;
  677. if (!imx_dma_is_general_purpose(chan))
  678. return false;
  679. chan->private = &host->dma_data;
  680. return true;
  681. }
  682. static const struct mmc_host_ops mxcmci_ops = {
  683. .request = mxcmci_request,
  684. .set_ios = mxcmci_set_ios,
  685. .get_ro = mxcmci_get_ro,
  686. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  687. .init_card = mxcmci_init_card,
  688. };
  689. static int mxcmci_probe(struct platform_device *pdev)
  690. {
  691. struct mmc_host *mmc;
  692. struct mxcmci_host *host = NULL;
  693. struct resource *iores, *r;
  694. int ret = 0, irq;
  695. dma_cap_mask_t mask;
  696. printk(KERN_INFO "i.MX SDHC driver\n");
  697. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  698. irq = platform_get_irq(pdev, 0);
  699. if (!iores || irq < 0)
  700. return -EINVAL;
  701. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  702. if (!r)
  703. return -EBUSY;
  704. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  705. if (!mmc) {
  706. ret = -ENOMEM;
  707. goto out_release_mem;
  708. }
  709. mmc->ops = &mxcmci_ops;
  710. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  711. /* MMC core transfer sizes tunable parameters */
  712. mmc->max_segs = 64;
  713. mmc->max_blk_size = 2048;
  714. mmc->max_blk_count = 65535;
  715. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  716. mmc->max_seg_size = mmc->max_req_size;
  717. host = mmc_priv(mmc);
  718. host->base = ioremap(r->start, resource_size(r));
  719. if (!host->base) {
  720. ret = -ENOMEM;
  721. goto out_free;
  722. }
  723. host->mmc = mmc;
  724. host->pdata = pdev->dev.platform_data;
  725. spin_lock_init(&host->lock);
  726. mxcmci_init_ocr(host);
  727. if (host->pdata && host->pdata->dat3_card_detect)
  728. host->default_irq_mask =
  729. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  730. else
  731. host->default_irq_mask = 0;
  732. host->res = r;
  733. host->irq = irq;
  734. host->clk = clk_get(&pdev->dev, NULL);
  735. if (IS_ERR(host->clk)) {
  736. ret = PTR_ERR(host->clk);
  737. goto out_iounmap;
  738. }
  739. clk_enable(host->clk);
  740. mxcmci_softreset(host);
  741. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  742. if (host->rev_no != 0x400) {
  743. ret = -ENODEV;
  744. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  745. host->rev_no);
  746. goto out_clk_put;
  747. }
  748. mmc->f_min = clk_get_rate(host->clk) >> 16;
  749. mmc->f_max = clk_get_rate(host->clk) >> 1;
  750. /* recommended in data sheet */
  751. writew(0x2db4, host->base + MMC_REG_READ_TO);
  752. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  753. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  754. if (r) {
  755. host->dmareq = r->start;
  756. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  757. host->dma_data.priority = DMA_PRIO_LOW;
  758. host->dma_data.dma_request = host->dmareq;
  759. dma_cap_zero(mask);
  760. dma_cap_set(DMA_SLAVE, mask);
  761. host->dma = dma_request_channel(mask, filter, host);
  762. if (host->dma)
  763. mmc->max_seg_size = dma_get_max_seg_size(
  764. host->dma->device->dev);
  765. }
  766. if (!host->dma)
  767. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  768. INIT_WORK(&host->datawork, mxcmci_datawork);
  769. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  770. if (ret)
  771. goto out_free_dma;
  772. platform_set_drvdata(pdev, mmc);
  773. if (host->pdata && host->pdata->init) {
  774. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  775. host->mmc);
  776. if (ret)
  777. goto out_free_irq;
  778. }
  779. mmc_add_host(mmc);
  780. return 0;
  781. out_free_irq:
  782. free_irq(host->irq, host);
  783. out_free_dma:
  784. if (host->dma)
  785. dma_release_channel(host->dma);
  786. out_clk_put:
  787. clk_disable(host->clk);
  788. clk_put(host->clk);
  789. out_iounmap:
  790. iounmap(host->base);
  791. out_free:
  792. mmc_free_host(mmc);
  793. out_release_mem:
  794. release_mem_region(iores->start, resource_size(iores));
  795. return ret;
  796. }
  797. static int mxcmci_remove(struct platform_device *pdev)
  798. {
  799. struct mmc_host *mmc = platform_get_drvdata(pdev);
  800. struct mxcmci_host *host = mmc_priv(mmc);
  801. platform_set_drvdata(pdev, NULL);
  802. mmc_remove_host(mmc);
  803. if (host->vcc)
  804. regulator_put(host->vcc);
  805. if (host->pdata && host->pdata->exit)
  806. host->pdata->exit(&pdev->dev, mmc);
  807. free_irq(host->irq, host);
  808. iounmap(host->base);
  809. if (host->dma)
  810. dma_release_channel(host->dma);
  811. clk_disable(host->clk);
  812. clk_put(host->clk);
  813. release_mem_region(host->res->start, resource_size(host->res));
  814. mmc_free_host(mmc);
  815. return 0;
  816. }
  817. #ifdef CONFIG_PM
  818. static int mxcmci_suspend(struct device *dev)
  819. {
  820. struct mmc_host *mmc = dev_get_drvdata(dev);
  821. struct mxcmci_host *host = mmc_priv(mmc);
  822. int ret = 0;
  823. if (mmc)
  824. ret = mmc_suspend_host(mmc);
  825. clk_disable(host->clk);
  826. return ret;
  827. }
  828. static int mxcmci_resume(struct device *dev)
  829. {
  830. struct mmc_host *mmc = dev_get_drvdata(dev);
  831. struct mxcmci_host *host = mmc_priv(mmc);
  832. int ret = 0;
  833. clk_enable(host->clk);
  834. if (mmc)
  835. ret = mmc_resume_host(mmc);
  836. return ret;
  837. }
  838. static const struct dev_pm_ops mxcmci_pm_ops = {
  839. .suspend = mxcmci_suspend,
  840. .resume = mxcmci_resume,
  841. };
  842. #endif
  843. static struct platform_driver mxcmci_driver = {
  844. .probe = mxcmci_probe,
  845. .remove = mxcmci_remove,
  846. .driver = {
  847. .name = DRIVER_NAME,
  848. .owner = THIS_MODULE,
  849. #ifdef CONFIG_PM
  850. .pm = &mxcmci_pm_ops,
  851. #endif
  852. }
  853. };
  854. static int __init mxcmci_init(void)
  855. {
  856. return platform_driver_register(&mxcmci_driver);
  857. }
  858. static void __exit mxcmci_exit(void)
  859. {
  860. platform_driver_unregister(&mxcmci_driver);
  861. }
  862. module_init(mxcmci_init);
  863. module_exit(mxcmci_exit);
  864. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  865. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  866. MODULE_LICENSE("GPL");
  867. MODULE_ALIAS("platform:imx-mmc");