radeon_legacy_encoders.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. #ifdef CONFIG_PMAC_BACKLIGHT
  33. #include <asm/backlight.h>
  34. #endif
  35. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. struct drm_encoder_helper_funcs *encoder_funcs;
  39. encoder_funcs = encoder->helper_private;
  40. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  41. radeon_encoder->active_device = 0;
  42. }
  43. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  44. {
  45. struct drm_device *dev = encoder->dev;
  46. struct radeon_device *rdev = dev->dev_private;
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  49. int panel_pwr_delay = 2000;
  50. bool is_mac = false;
  51. uint8_t backlight_level;
  52. DRM_DEBUG_KMS("\n");
  53. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  54. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  55. if (radeon_encoder->enc_priv) {
  56. if (rdev->is_atom_bios) {
  57. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  58. panel_pwr_delay = lvds->panel_pwr_delay;
  59. if (lvds->bl_dev)
  60. backlight_level = lvds->backlight_level;
  61. } else {
  62. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  63. panel_pwr_delay = lvds->panel_pwr_delay;
  64. if (lvds->bl_dev)
  65. backlight_level = lvds->backlight_level;
  66. }
  67. }
  68. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  69. * Taken from radeonfb.
  70. */
  71. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  72. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  75. is_mac = true;
  76. switch (mode) {
  77. case DRM_MODE_DPMS_ON:
  78. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  79. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  80. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  81. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  82. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  83. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  84. udelay(1000);
  85. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  86. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  87. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  88. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  89. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  90. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  91. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  92. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  93. if (is_mac)
  94. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  95. udelay(panel_pwr_delay * 1000);
  96. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  97. break;
  98. case DRM_MODE_DPMS_STANDBY:
  99. case DRM_MODE_DPMS_SUSPEND:
  100. case DRM_MODE_DPMS_OFF:
  101. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  102. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  103. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  104. if (is_mac) {
  105. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  106. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  107. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  108. } else {
  109. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  110. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  111. }
  112. udelay(panel_pwr_delay * 1000);
  113. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  114. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  115. udelay(panel_pwr_delay * 1000);
  116. break;
  117. }
  118. if (rdev->is_atom_bios)
  119. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  120. else
  121. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  122. }
  123. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct radeon_device *rdev = encoder->dev->dev_private;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. DRM_DEBUG("\n");
  128. if (radeon_encoder->enc_priv) {
  129. if (rdev->is_atom_bios) {
  130. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  131. lvds->dpms_mode = mode;
  132. } else {
  133. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  134. lvds->dpms_mode = mode;
  135. }
  136. }
  137. radeon_legacy_lvds_update(encoder, mode);
  138. }
  139. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  140. {
  141. struct radeon_device *rdev = encoder->dev->dev_private;
  142. if (rdev->is_atom_bios)
  143. radeon_atom_output_lock(encoder, true);
  144. else
  145. radeon_combios_output_lock(encoder, true);
  146. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  147. }
  148. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  149. {
  150. struct radeon_device *rdev = encoder->dev->dev_private;
  151. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  152. if (rdev->is_atom_bios)
  153. radeon_atom_output_lock(encoder, false);
  154. else
  155. radeon_combios_output_lock(encoder, false);
  156. }
  157. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  158. struct drm_display_mode *mode,
  159. struct drm_display_mode *adjusted_mode)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  164. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  165. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  166. DRM_DEBUG_KMS("\n");
  167. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  168. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  169. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  170. if (rdev->is_atom_bios) {
  171. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  172. * need to call that on resume to set up the reg properly.
  173. */
  174. radeon_encoder->pixel_clock = adjusted_mode->clock;
  175. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  176. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  177. } else {
  178. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  179. if (lvds) {
  180. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  181. lvds_gen_cntl = lvds->lvds_gen_cntl;
  182. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  183. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  184. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  185. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  186. } else
  187. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  188. }
  189. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  190. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  191. RADEON_LVDS_BLON |
  192. RADEON_LVDS_EN |
  193. RADEON_LVDS_RST_FM);
  194. if (ASIC_IS_R300(rdev))
  195. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  196. if (radeon_crtc->crtc_id == 0) {
  197. if (ASIC_IS_R300(rdev)) {
  198. if (radeon_encoder->rmx_type != RMX_OFF)
  199. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  200. } else
  201. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  202. } else {
  203. if (ASIC_IS_R300(rdev))
  204. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  205. else
  206. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  207. }
  208. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  209. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  210. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  211. if (rdev->family == CHIP_RV410)
  212. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  213. if (rdev->is_atom_bios)
  214. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  215. else
  216. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  217. }
  218. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  219. struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode)
  221. {
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. /* set the active encoder to connector routing */
  224. radeon_encoder_set_active_device(encoder);
  225. drm_mode_set_crtcinfo(adjusted_mode, 0);
  226. /* get the native mode for LVDS */
  227. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  228. radeon_panel_mode_fixup(encoder, adjusted_mode);
  229. return true;
  230. }
  231. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  232. .dpms = radeon_legacy_lvds_dpms,
  233. .mode_fixup = radeon_legacy_mode_fixup,
  234. .prepare = radeon_legacy_lvds_prepare,
  235. .mode_set = radeon_legacy_lvds_mode_set,
  236. .commit = radeon_legacy_lvds_commit,
  237. .disable = radeon_legacy_encoder_disable,
  238. };
  239. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  240. #define MAX_RADEON_LEVEL 0xFF
  241. struct radeon_backlight_privdata {
  242. struct radeon_encoder *encoder;
  243. uint8_t negative;
  244. };
  245. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  246. {
  247. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  248. uint8_t level;
  249. /* Convert brightness to hardware level */
  250. if (bd->props.brightness < 0)
  251. level = 0;
  252. else if (bd->props.brightness > MAX_RADEON_LEVEL)
  253. level = MAX_RADEON_LEVEL;
  254. else
  255. level = bd->props.brightness;
  256. if (pdata->negative)
  257. level = MAX_RADEON_LEVEL - level;
  258. return level;
  259. }
  260. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  261. {
  262. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  263. struct radeon_encoder *radeon_encoder = pdata->encoder;
  264. struct drm_device *dev = radeon_encoder->base.dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. int dpms_mode = DRM_MODE_DPMS_ON;
  267. if (radeon_encoder->enc_priv) {
  268. if (rdev->is_atom_bios) {
  269. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  270. dpms_mode = lvds->dpms_mode;
  271. lvds->backlight_level = radeon_legacy_lvds_level(bd);
  272. } else {
  273. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  274. dpms_mode = lvds->dpms_mode;
  275. lvds->backlight_level = radeon_legacy_lvds_level(bd);
  276. }
  277. }
  278. if (bd->props.brightness > 0)
  279. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  280. else
  281. radeon_legacy_lvds_update(&radeon_encoder->base, DRM_MODE_DPMS_OFF);
  282. return 0;
  283. }
  284. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  285. {
  286. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  287. struct radeon_encoder *radeon_encoder = pdata->encoder;
  288. struct drm_device *dev = radeon_encoder->base.dev;
  289. struct radeon_device *rdev = dev->dev_private;
  290. uint8_t backlight_level;
  291. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  292. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  293. return pdata->negative ? MAX_RADEON_LEVEL - backlight_level : backlight_level;
  294. }
  295. static const struct backlight_ops radeon_backlight_ops = {
  296. .get_brightness = radeon_legacy_backlight_get_brightness,
  297. .update_status = radeon_legacy_backlight_update_status,
  298. };
  299. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  300. struct drm_connector *drm_connector)
  301. {
  302. struct drm_device *dev = radeon_encoder->base.dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. struct backlight_device *bd;
  305. struct backlight_properties props;
  306. struct radeon_backlight_privdata *pdata;
  307. uint8_t backlight_level;
  308. if (!radeon_encoder->enc_priv)
  309. return;
  310. #ifdef CONFIG_PMAC_BACKLIGHT
  311. if (!pmac_has_backlight_type("ati") &&
  312. !pmac_has_backlight_type("mnca"))
  313. return;
  314. #endif
  315. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  316. if (!pdata) {
  317. DRM_ERROR("Memory allocation failed\n");
  318. goto error;
  319. }
  320. props.max_brightness = MAX_RADEON_LEVEL;
  321. props.type = BACKLIGHT_RAW;
  322. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  323. pdata, &radeon_backlight_ops, &props);
  324. if (IS_ERR(bd)) {
  325. DRM_ERROR("Backlight registration failed\n");
  326. goto error;
  327. }
  328. pdata->encoder = radeon_encoder;
  329. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  330. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  331. /* First, try to detect backlight level sense based on the assumption
  332. * that firmware set it up at full brightness
  333. */
  334. if (backlight_level == 0)
  335. pdata->negative = true;
  336. else if (backlight_level == 0xff)
  337. pdata->negative = false;
  338. else {
  339. /* XXX hack... maybe some day we can figure out in what direction
  340. * backlight should work on a given panel?
  341. */
  342. pdata->negative = (rdev->family != CHIP_RV200 &&
  343. rdev->family != CHIP_RV250 &&
  344. rdev->family != CHIP_RV280 &&
  345. rdev->family != CHIP_RV350);
  346. #ifdef CONFIG_PMAC_BACKLIGHT
  347. pdata->negative = (pdata->negative ||
  348. of_machine_is_compatible("PowerBook4,3") ||
  349. of_machine_is_compatible("PowerBook6,3") ||
  350. of_machine_is_compatible("PowerBook6,5"));
  351. #endif
  352. }
  353. if (rdev->is_atom_bios) {
  354. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  355. lvds->bl_dev = bd;
  356. } else {
  357. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  358. lvds->bl_dev = bd;
  359. }
  360. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  361. bd->props.power = FB_BLANK_UNBLANK;
  362. backlight_update_status(bd);
  363. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  364. return;
  365. error:
  366. kfree(pdata);
  367. return;
  368. }
  369. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  370. {
  371. struct drm_device *dev = radeon_encoder->base.dev;
  372. struct radeon_device *rdev = dev->dev_private;
  373. struct backlight_device *bd = NULL;
  374. if (!radeon_encoder->enc_priv)
  375. return;
  376. if (rdev->is_atom_bios) {
  377. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  378. bd = lvds->bl_dev;
  379. lvds->bl_dev = NULL;
  380. } else {
  381. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  382. bd = lvds->bl_dev;
  383. lvds->bl_dev = NULL;
  384. }
  385. if (bd) {
  386. struct radeon_legacy_backlight_privdata *pdata;
  387. pdata = bl_get_data(bd);
  388. backlight_device_unregister(bd);
  389. kfree(pdata);
  390. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  391. }
  392. }
  393. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  394. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  395. {
  396. }
  397. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  398. {
  399. }
  400. #endif
  401. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  402. {
  403. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  404. if (radeon_encoder->enc_priv) {
  405. radeon_legacy_backlight_exit(radeon_encoder);
  406. kfree(radeon_encoder->enc_priv);
  407. }
  408. drm_encoder_cleanup(encoder);
  409. kfree(radeon_encoder);
  410. }
  411. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  412. .destroy = radeon_lvds_enc_destroy,
  413. };
  414. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  415. {
  416. struct drm_device *dev = encoder->dev;
  417. struct radeon_device *rdev = dev->dev_private;
  418. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  419. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  420. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  421. DRM_DEBUG_KMS("\n");
  422. switch (mode) {
  423. case DRM_MODE_DPMS_ON:
  424. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  425. dac_cntl &= ~RADEON_DAC_PDWN;
  426. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  427. RADEON_DAC_PDWN_G |
  428. RADEON_DAC_PDWN_B);
  429. break;
  430. case DRM_MODE_DPMS_STANDBY:
  431. case DRM_MODE_DPMS_SUSPEND:
  432. case DRM_MODE_DPMS_OFF:
  433. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  434. dac_cntl |= RADEON_DAC_PDWN;
  435. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  436. RADEON_DAC_PDWN_G |
  437. RADEON_DAC_PDWN_B);
  438. break;
  439. }
  440. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  441. WREG32(RADEON_DAC_CNTL, dac_cntl);
  442. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  443. if (rdev->is_atom_bios)
  444. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  445. else
  446. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  447. }
  448. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  449. {
  450. struct radeon_device *rdev = encoder->dev->dev_private;
  451. if (rdev->is_atom_bios)
  452. radeon_atom_output_lock(encoder, true);
  453. else
  454. radeon_combios_output_lock(encoder, true);
  455. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  456. }
  457. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  458. {
  459. struct radeon_device *rdev = encoder->dev->dev_private;
  460. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  461. if (rdev->is_atom_bios)
  462. radeon_atom_output_lock(encoder, false);
  463. else
  464. radeon_combios_output_lock(encoder, false);
  465. }
  466. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  467. struct drm_display_mode *mode,
  468. struct drm_display_mode *adjusted_mode)
  469. {
  470. struct drm_device *dev = encoder->dev;
  471. struct radeon_device *rdev = dev->dev_private;
  472. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  473. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  474. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  475. DRM_DEBUG_KMS("\n");
  476. if (radeon_crtc->crtc_id == 0) {
  477. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  478. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  479. ~(RADEON_DISP_DAC_SOURCE_MASK);
  480. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  481. } else {
  482. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  483. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  484. }
  485. } else {
  486. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  487. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  488. ~(RADEON_DISP_DAC_SOURCE_MASK);
  489. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  490. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  491. } else {
  492. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  493. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  494. }
  495. }
  496. dac_cntl = (RADEON_DAC_MASK_ALL |
  497. RADEON_DAC_VGA_ADR_EN |
  498. /* TODO 6-bits */
  499. RADEON_DAC_8BIT_EN);
  500. WREG32_P(RADEON_DAC_CNTL,
  501. dac_cntl,
  502. RADEON_DAC_RANGE_CNTL |
  503. RADEON_DAC_BLANKING);
  504. if (radeon_encoder->enc_priv) {
  505. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  506. dac_macro_cntl = p_dac->ps2_pdac_adj;
  507. } else
  508. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  509. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  510. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  511. if (rdev->is_atom_bios)
  512. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  513. else
  514. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  515. }
  516. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  517. struct drm_connector *connector)
  518. {
  519. struct drm_device *dev = encoder->dev;
  520. struct radeon_device *rdev = dev->dev_private;
  521. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  522. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  523. enum drm_connector_status found = connector_status_disconnected;
  524. bool color = true;
  525. /* save the regs we need */
  526. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  527. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  528. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  529. dac_cntl = RREG32(RADEON_DAC_CNTL);
  530. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  531. tmp = vclk_ecp_cntl &
  532. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  533. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  534. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  535. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  536. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  537. RADEON_DAC_FORCE_DATA_EN;
  538. if (color)
  539. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  540. else
  541. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  542. if (ASIC_IS_R300(rdev))
  543. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  544. else
  545. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  546. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  547. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  548. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  549. WREG32(RADEON_DAC_CNTL, tmp);
  550. tmp &= ~(RADEON_DAC_PDWN_R |
  551. RADEON_DAC_PDWN_G |
  552. RADEON_DAC_PDWN_B);
  553. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  554. udelay(2000);
  555. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  556. found = connector_status_connected;
  557. /* restore the regs we used */
  558. WREG32(RADEON_DAC_CNTL, dac_cntl);
  559. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  560. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  561. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  562. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  563. return found;
  564. }
  565. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  566. .dpms = radeon_legacy_primary_dac_dpms,
  567. .mode_fixup = radeon_legacy_mode_fixup,
  568. .prepare = radeon_legacy_primary_dac_prepare,
  569. .mode_set = radeon_legacy_primary_dac_mode_set,
  570. .commit = radeon_legacy_primary_dac_commit,
  571. .detect = radeon_legacy_primary_dac_detect,
  572. .disable = radeon_legacy_encoder_disable,
  573. };
  574. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  575. .destroy = radeon_enc_destroy,
  576. };
  577. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  578. {
  579. struct drm_device *dev = encoder->dev;
  580. struct radeon_device *rdev = dev->dev_private;
  581. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  582. DRM_DEBUG_KMS("\n");
  583. switch (mode) {
  584. case DRM_MODE_DPMS_ON:
  585. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  586. break;
  587. case DRM_MODE_DPMS_STANDBY:
  588. case DRM_MODE_DPMS_SUSPEND:
  589. case DRM_MODE_DPMS_OFF:
  590. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  591. break;
  592. }
  593. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  594. if (rdev->is_atom_bios)
  595. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  596. else
  597. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  598. }
  599. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  600. {
  601. struct radeon_device *rdev = encoder->dev->dev_private;
  602. if (rdev->is_atom_bios)
  603. radeon_atom_output_lock(encoder, true);
  604. else
  605. radeon_combios_output_lock(encoder, true);
  606. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  607. }
  608. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  609. {
  610. struct radeon_device *rdev = encoder->dev->dev_private;
  611. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  612. if (rdev->is_atom_bios)
  613. radeon_atom_output_lock(encoder, true);
  614. else
  615. radeon_combios_output_lock(encoder, true);
  616. }
  617. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  618. struct drm_display_mode *mode,
  619. struct drm_display_mode *adjusted_mode)
  620. {
  621. struct drm_device *dev = encoder->dev;
  622. struct radeon_device *rdev = dev->dev_private;
  623. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  624. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  625. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  626. int i;
  627. DRM_DEBUG_KMS("\n");
  628. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  629. tmp &= 0xfffff;
  630. if (rdev->family == CHIP_RV280) {
  631. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  632. tmp ^= (1 << 22);
  633. tmds_pll_cntl ^= (1 << 22);
  634. }
  635. if (radeon_encoder->enc_priv) {
  636. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  637. for (i = 0; i < 4; i++) {
  638. if (tmds->tmds_pll[i].freq == 0)
  639. break;
  640. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  641. tmp = tmds->tmds_pll[i].value ;
  642. break;
  643. }
  644. }
  645. }
  646. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  647. if (tmp & 0xfff00000)
  648. tmds_pll_cntl = tmp;
  649. else {
  650. tmds_pll_cntl &= 0xfff00000;
  651. tmds_pll_cntl |= tmp;
  652. }
  653. } else
  654. tmds_pll_cntl = tmp;
  655. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  656. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  657. if (rdev->family == CHIP_R200 ||
  658. rdev->family == CHIP_R100 ||
  659. ASIC_IS_R300(rdev))
  660. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  661. else /* RV chips got this bit reversed */
  662. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  663. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  664. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  665. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  666. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  667. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  668. RADEON_FP_DFP_SYNC_SEL |
  669. RADEON_FP_CRT_SYNC_SEL |
  670. RADEON_FP_CRTC_LOCK_8DOT |
  671. RADEON_FP_USE_SHADOW_EN |
  672. RADEON_FP_CRTC_USE_SHADOW_VEND |
  673. RADEON_FP_CRT_SYNC_ALT);
  674. if (1) /* FIXME rgbBits == 8 */
  675. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  676. else
  677. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  678. if (radeon_crtc->crtc_id == 0) {
  679. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  680. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  681. if (radeon_encoder->rmx_type != RMX_OFF)
  682. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  683. else
  684. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  685. } else
  686. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  687. } else {
  688. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  689. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  690. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  691. } else
  692. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  693. }
  694. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  695. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  696. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  697. if (rdev->is_atom_bios)
  698. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  699. else
  700. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  701. }
  702. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  703. .dpms = radeon_legacy_tmds_int_dpms,
  704. .mode_fixup = radeon_legacy_mode_fixup,
  705. .prepare = radeon_legacy_tmds_int_prepare,
  706. .mode_set = radeon_legacy_tmds_int_mode_set,
  707. .commit = radeon_legacy_tmds_int_commit,
  708. .disable = radeon_legacy_encoder_disable,
  709. };
  710. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  711. .destroy = radeon_enc_destroy,
  712. };
  713. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  714. {
  715. struct drm_device *dev = encoder->dev;
  716. struct radeon_device *rdev = dev->dev_private;
  717. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  718. DRM_DEBUG_KMS("\n");
  719. switch (mode) {
  720. case DRM_MODE_DPMS_ON:
  721. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  722. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  723. break;
  724. case DRM_MODE_DPMS_STANDBY:
  725. case DRM_MODE_DPMS_SUSPEND:
  726. case DRM_MODE_DPMS_OFF:
  727. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  728. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  729. break;
  730. }
  731. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  732. if (rdev->is_atom_bios)
  733. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  734. else
  735. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  736. }
  737. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  738. {
  739. struct radeon_device *rdev = encoder->dev->dev_private;
  740. if (rdev->is_atom_bios)
  741. radeon_atom_output_lock(encoder, true);
  742. else
  743. radeon_combios_output_lock(encoder, true);
  744. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  745. }
  746. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  747. {
  748. struct radeon_device *rdev = encoder->dev->dev_private;
  749. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  750. if (rdev->is_atom_bios)
  751. radeon_atom_output_lock(encoder, false);
  752. else
  753. radeon_combios_output_lock(encoder, false);
  754. }
  755. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  756. struct drm_display_mode *mode,
  757. struct drm_display_mode *adjusted_mode)
  758. {
  759. struct drm_device *dev = encoder->dev;
  760. struct radeon_device *rdev = dev->dev_private;
  761. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  762. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  763. uint32_t fp2_gen_cntl;
  764. DRM_DEBUG_KMS("\n");
  765. if (rdev->is_atom_bios) {
  766. radeon_encoder->pixel_clock = adjusted_mode->clock;
  767. atombios_dvo_setup(encoder, ATOM_ENABLE);
  768. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  769. } else {
  770. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  771. if (1) /* FIXME rgbBits == 8 */
  772. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  773. else
  774. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  775. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  776. RADEON_FP2_DVO_EN |
  777. RADEON_FP2_DVO_RATE_SEL_SDR);
  778. /* XXX: these are oem specific */
  779. if (ASIC_IS_R300(rdev)) {
  780. if ((dev->pdev->device == 0x4850) &&
  781. (dev->pdev->subsystem_vendor == 0x1028) &&
  782. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  783. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  784. else
  785. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  786. /*if (mode->clock > 165000)
  787. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  788. }
  789. if (!radeon_combios_external_tmds_setup(encoder))
  790. radeon_external_tmds_setup(encoder);
  791. }
  792. if (radeon_crtc->crtc_id == 0) {
  793. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  794. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  795. if (radeon_encoder->rmx_type != RMX_OFF)
  796. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  797. else
  798. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  799. } else
  800. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  801. } else {
  802. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  803. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  804. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  805. } else
  806. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  807. }
  808. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  809. if (rdev->is_atom_bios)
  810. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  811. else
  812. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  813. }
  814. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  815. {
  816. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  817. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  818. if (tmds) {
  819. if (tmds->i2c_bus)
  820. radeon_i2c_destroy(tmds->i2c_bus);
  821. }
  822. kfree(radeon_encoder->enc_priv);
  823. drm_encoder_cleanup(encoder);
  824. kfree(radeon_encoder);
  825. }
  826. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  827. .dpms = radeon_legacy_tmds_ext_dpms,
  828. .mode_fixup = radeon_legacy_mode_fixup,
  829. .prepare = radeon_legacy_tmds_ext_prepare,
  830. .mode_set = radeon_legacy_tmds_ext_mode_set,
  831. .commit = radeon_legacy_tmds_ext_commit,
  832. .disable = radeon_legacy_encoder_disable,
  833. };
  834. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  835. .destroy = radeon_ext_tmds_enc_destroy,
  836. };
  837. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  838. {
  839. struct drm_device *dev = encoder->dev;
  840. struct radeon_device *rdev = dev->dev_private;
  841. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  842. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  843. uint32_t tv_master_cntl = 0;
  844. bool is_tv;
  845. DRM_DEBUG_KMS("\n");
  846. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  847. if (rdev->family == CHIP_R200)
  848. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  849. else {
  850. if (is_tv)
  851. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  852. else
  853. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  854. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  855. }
  856. switch (mode) {
  857. case DRM_MODE_DPMS_ON:
  858. if (rdev->family == CHIP_R200) {
  859. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  860. } else {
  861. if (is_tv)
  862. tv_master_cntl |= RADEON_TV_ON;
  863. else
  864. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  865. if (rdev->family == CHIP_R420 ||
  866. rdev->family == CHIP_R423 ||
  867. rdev->family == CHIP_RV410)
  868. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  869. R420_TV_DAC_GDACPD |
  870. R420_TV_DAC_BDACPD |
  871. RADEON_TV_DAC_BGSLEEP);
  872. else
  873. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  874. RADEON_TV_DAC_GDACPD |
  875. RADEON_TV_DAC_BDACPD |
  876. RADEON_TV_DAC_BGSLEEP);
  877. }
  878. break;
  879. case DRM_MODE_DPMS_STANDBY:
  880. case DRM_MODE_DPMS_SUSPEND:
  881. case DRM_MODE_DPMS_OFF:
  882. if (rdev->family == CHIP_R200)
  883. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  884. else {
  885. if (is_tv)
  886. tv_master_cntl &= ~RADEON_TV_ON;
  887. else
  888. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  889. if (rdev->family == CHIP_R420 ||
  890. rdev->family == CHIP_R423 ||
  891. rdev->family == CHIP_RV410)
  892. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  893. R420_TV_DAC_GDACPD |
  894. R420_TV_DAC_BDACPD |
  895. RADEON_TV_DAC_BGSLEEP);
  896. else
  897. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  898. RADEON_TV_DAC_GDACPD |
  899. RADEON_TV_DAC_BDACPD |
  900. RADEON_TV_DAC_BGSLEEP);
  901. }
  902. break;
  903. }
  904. if (rdev->family == CHIP_R200) {
  905. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  906. } else {
  907. if (is_tv)
  908. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  909. else
  910. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  911. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  912. }
  913. if (rdev->is_atom_bios)
  914. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  915. else
  916. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  917. }
  918. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  919. {
  920. struct radeon_device *rdev = encoder->dev->dev_private;
  921. if (rdev->is_atom_bios)
  922. radeon_atom_output_lock(encoder, true);
  923. else
  924. radeon_combios_output_lock(encoder, true);
  925. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  926. }
  927. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  928. {
  929. struct radeon_device *rdev = encoder->dev->dev_private;
  930. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  931. if (rdev->is_atom_bios)
  932. radeon_atom_output_lock(encoder, true);
  933. else
  934. radeon_combios_output_lock(encoder, true);
  935. }
  936. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  937. struct drm_display_mode *mode,
  938. struct drm_display_mode *adjusted_mode)
  939. {
  940. struct drm_device *dev = encoder->dev;
  941. struct radeon_device *rdev = dev->dev_private;
  942. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  943. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  944. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  945. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  946. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  947. bool is_tv = false;
  948. DRM_DEBUG_KMS("\n");
  949. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  950. if (rdev->family != CHIP_R200) {
  951. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  952. if (rdev->family == CHIP_R420 ||
  953. rdev->family == CHIP_R423 ||
  954. rdev->family == CHIP_RV410) {
  955. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  956. RADEON_TV_DAC_BGADJ_MASK |
  957. R420_TV_DAC_DACADJ_MASK |
  958. R420_TV_DAC_RDACPD |
  959. R420_TV_DAC_GDACPD |
  960. R420_TV_DAC_BDACPD |
  961. R420_TV_DAC_TVENABLE);
  962. } else {
  963. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  964. RADEON_TV_DAC_BGADJ_MASK |
  965. RADEON_TV_DAC_DACADJ_MASK |
  966. RADEON_TV_DAC_RDACPD |
  967. RADEON_TV_DAC_GDACPD |
  968. RADEON_TV_DAC_BDACPD);
  969. }
  970. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  971. if (is_tv) {
  972. if (tv_dac->tv_std == TV_STD_NTSC ||
  973. tv_dac->tv_std == TV_STD_NTSC_J ||
  974. tv_dac->tv_std == TV_STD_PAL_M ||
  975. tv_dac->tv_std == TV_STD_PAL_60)
  976. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  977. else
  978. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  979. if (tv_dac->tv_std == TV_STD_NTSC ||
  980. tv_dac->tv_std == TV_STD_NTSC_J)
  981. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  982. else
  983. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  984. } else
  985. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  986. tv_dac->ps2_tvdac_adj);
  987. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  988. }
  989. if (ASIC_IS_R300(rdev)) {
  990. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  991. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  992. } else if (rdev->family != CHIP_R200)
  993. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  994. else if (rdev->family == CHIP_R200)
  995. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  996. if (rdev->family >= CHIP_R200)
  997. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  998. if (is_tv) {
  999. uint32_t dac_cntl;
  1000. dac_cntl = RREG32(RADEON_DAC_CNTL);
  1001. dac_cntl &= ~RADEON_DAC_TVO_EN;
  1002. WREG32(RADEON_DAC_CNTL, dac_cntl);
  1003. if (ASIC_IS_R300(rdev))
  1004. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1005. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1006. if (radeon_crtc->crtc_id == 0) {
  1007. if (ASIC_IS_R300(rdev)) {
  1008. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1009. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1010. RADEON_DISP_TV_SOURCE_CRTC);
  1011. }
  1012. if (rdev->family >= CHIP_R200) {
  1013. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1014. } else {
  1015. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1016. }
  1017. } else {
  1018. if (ASIC_IS_R300(rdev)) {
  1019. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1020. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1021. }
  1022. if (rdev->family >= CHIP_R200) {
  1023. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1024. } else {
  1025. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1026. }
  1027. }
  1028. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1029. } else {
  1030. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1031. if (radeon_crtc->crtc_id == 0) {
  1032. if (ASIC_IS_R300(rdev)) {
  1033. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1034. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1035. } else if (rdev->family == CHIP_R200) {
  1036. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1037. RADEON_FP2_DVO_RATE_SEL_SDR);
  1038. } else
  1039. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1040. } else {
  1041. if (ASIC_IS_R300(rdev)) {
  1042. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1043. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1044. } else if (rdev->family == CHIP_R200) {
  1045. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1046. RADEON_FP2_DVO_RATE_SEL_SDR);
  1047. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1048. } else
  1049. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1050. }
  1051. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1052. }
  1053. if (ASIC_IS_R300(rdev)) {
  1054. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1055. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1056. } else if (rdev->family != CHIP_R200)
  1057. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1058. else if (rdev->family == CHIP_R200)
  1059. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1060. if (rdev->family >= CHIP_R200)
  1061. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1062. if (is_tv)
  1063. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1064. if (rdev->is_atom_bios)
  1065. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1066. else
  1067. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1068. }
  1069. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1070. struct drm_connector *connector)
  1071. {
  1072. struct drm_device *dev = encoder->dev;
  1073. struct radeon_device *rdev = dev->dev_private;
  1074. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1075. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1076. bool found = false;
  1077. /* save regs needed */
  1078. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1079. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1080. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1081. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1082. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1083. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1084. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1085. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1086. WREG32(RADEON_CRTC2_GEN_CNTL,
  1087. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1088. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1089. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1090. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1091. WREG32(RADEON_DAC_EXT_CNTL,
  1092. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1093. RADEON_DAC2_FORCE_DATA_EN |
  1094. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1095. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1096. WREG32(RADEON_TV_DAC_CNTL,
  1097. RADEON_TV_DAC_STD_NTSC |
  1098. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1099. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1100. RREG32(RADEON_TV_DAC_CNTL);
  1101. mdelay(4);
  1102. WREG32(RADEON_TV_DAC_CNTL,
  1103. RADEON_TV_DAC_NBLANK |
  1104. RADEON_TV_DAC_NHOLD |
  1105. RADEON_TV_MONITOR_DETECT_EN |
  1106. RADEON_TV_DAC_STD_NTSC |
  1107. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1108. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1109. RREG32(RADEON_TV_DAC_CNTL);
  1110. mdelay(6);
  1111. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1112. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1113. found = true;
  1114. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1115. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1116. found = true;
  1117. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1118. }
  1119. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1120. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1121. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1122. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1123. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1124. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1125. return found;
  1126. }
  1127. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1128. struct drm_connector *connector)
  1129. {
  1130. struct drm_device *dev = encoder->dev;
  1131. struct radeon_device *rdev = dev->dev_private;
  1132. uint32_t tv_dac_cntl, dac_cntl2;
  1133. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1134. bool found = false;
  1135. if (ASIC_IS_R300(rdev))
  1136. return r300_legacy_tv_detect(encoder, connector);
  1137. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1138. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1139. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1140. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1141. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1142. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1143. WREG32(RADEON_DAC_CNTL2, tmp);
  1144. tmp = tv_master_cntl | RADEON_TV_ON;
  1145. tmp &= ~(RADEON_TV_ASYNC_RST |
  1146. RADEON_RESTART_PHASE_FIX |
  1147. RADEON_CRT_FIFO_CE_EN |
  1148. RADEON_TV_FIFO_CE_EN |
  1149. RADEON_RE_SYNC_NOW_SEL_MASK);
  1150. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1151. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1152. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1153. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1154. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1155. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1156. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1157. else
  1158. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1159. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1160. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1161. RADEON_RED_MX_FORCE_DAC_DATA |
  1162. RADEON_GRN_MX_FORCE_DAC_DATA |
  1163. RADEON_BLU_MX_FORCE_DAC_DATA |
  1164. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1165. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1166. mdelay(3);
  1167. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1168. if (tmp & RADEON_TV_DAC_GDACDET) {
  1169. found = true;
  1170. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1171. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1172. found = true;
  1173. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1174. }
  1175. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1176. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1177. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1178. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1179. return found;
  1180. }
  1181. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1182. struct drm_connector *connector)
  1183. {
  1184. struct drm_device *dev = encoder->dev;
  1185. struct radeon_device *rdev = dev->dev_private;
  1186. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1187. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  1188. enum drm_connector_status found = connector_status_disconnected;
  1189. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1190. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1191. bool color = true;
  1192. struct drm_crtc *crtc;
  1193. /* find out if crtc2 is in use or if this encoder is using it */
  1194. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1196. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1197. if (encoder->crtc != crtc) {
  1198. return connector_status_disconnected;
  1199. }
  1200. }
  1201. }
  1202. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1203. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1204. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1205. bool tv_detect;
  1206. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1207. return connector_status_disconnected;
  1208. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1209. if (tv_detect && tv_dac)
  1210. found = connector_status_connected;
  1211. return found;
  1212. }
  1213. /* don't probe if the encoder is being used for something else not CRT related */
  1214. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1215. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1216. return connector_status_disconnected;
  1217. }
  1218. /* save the regs we need */
  1219. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1220. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1221. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1222. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1223. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1224. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1225. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1226. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1227. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1228. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1229. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1230. if (ASIC_IS_R300(rdev))
  1231. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1232. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1233. tmp |= RADEON_CRTC2_CRT2_ON |
  1234. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1235. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1236. if (ASIC_IS_R300(rdev)) {
  1237. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1238. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1239. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1240. } else {
  1241. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1242. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1243. }
  1244. tmp = RADEON_TV_DAC_NBLANK |
  1245. RADEON_TV_DAC_NHOLD |
  1246. RADEON_TV_MONITOR_DETECT_EN |
  1247. RADEON_TV_DAC_STD_PS2;
  1248. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1249. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1250. RADEON_DAC2_FORCE_DATA_EN;
  1251. if (color)
  1252. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1253. else
  1254. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1255. if (ASIC_IS_R300(rdev))
  1256. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1257. else
  1258. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1259. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1260. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1261. WREG32(RADEON_DAC_CNTL2, tmp);
  1262. udelay(10000);
  1263. if (ASIC_IS_R300(rdev)) {
  1264. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1265. found = connector_status_connected;
  1266. } else {
  1267. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1268. found = connector_status_connected;
  1269. }
  1270. /* restore regs we used */
  1271. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1272. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1273. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1274. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1275. if (ASIC_IS_R300(rdev)) {
  1276. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1277. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1278. } else {
  1279. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1280. }
  1281. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1282. return found;
  1283. }
  1284. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1285. .dpms = radeon_legacy_tv_dac_dpms,
  1286. .mode_fixup = radeon_legacy_mode_fixup,
  1287. .prepare = radeon_legacy_tv_dac_prepare,
  1288. .mode_set = radeon_legacy_tv_dac_mode_set,
  1289. .commit = radeon_legacy_tv_dac_commit,
  1290. .detect = radeon_legacy_tv_dac_detect,
  1291. .disable = radeon_legacy_encoder_disable,
  1292. };
  1293. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1294. .destroy = radeon_enc_destroy,
  1295. };
  1296. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1297. {
  1298. struct drm_device *dev = encoder->base.dev;
  1299. struct radeon_device *rdev = dev->dev_private;
  1300. struct radeon_encoder_int_tmds *tmds = NULL;
  1301. bool ret;
  1302. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1303. if (!tmds)
  1304. return NULL;
  1305. if (rdev->is_atom_bios)
  1306. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1307. else
  1308. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1309. if (ret == false)
  1310. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1311. return tmds;
  1312. }
  1313. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1314. {
  1315. struct drm_device *dev = encoder->base.dev;
  1316. struct radeon_device *rdev = dev->dev_private;
  1317. struct radeon_encoder_ext_tmds *tmds = NULL;
  1318. bool ret;
  1319. if (rdev->is_atom_bios)
  1320. return NULL;
  1321. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1322. if (!tmds)
  1323. return NULL;
  1324. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1325. if (ret == false)
  1326. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1327. return tmds;
  1328. }
  1329. void
  1330. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1331. {
  1332. struct radeon_device *rdev = dev->dev_private;
  1333. struct drm_encoder *encoder;
  1334. struct radeon_encoder *radeon_encoder;
  1335. /* see if we already added it */
  1336. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1337. radeon_encoder = to_radeon_encoder(encoder);
  1338. if (radeon_encoder->encoder_enum == encoder_enum) {
  1339. radeon_encoder->devices |= supported_device;
  1340. return;
  1341. }
  1342. }
  1343. /* add a new one */
  1344. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1345. if (!radeon_encoder)
  1346. return;
  1347. encoder = &radeon_encoder->base;
  1348. if (rdev->flags & RADEON_SINGLE_CRTC)
  1349. encoder->possible_crtcs = 0x1;
  1350. else
  1351. encoder->possible_crtcs = 0x3;
  1352. radeon_encoder->enc_priv = NULL;
  1353. radeon_encoder->encoder_enum = encoder_enum;
  1354. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1355. radeon_encoder->devices = supported_device;
  1356. radeon_encoder->rmx_type = RMX_OFF;
  1357. switch (radeon_encoder->encoder_id) {
  1358. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1359. encoder->possible_crtcs = 0x1;
  1360. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1361. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1362. if (rdev->is_atom_bios)
  1363. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1364. else
  1365. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1366. radeon_encoder->rmx_type = RMX_FULL;
  1367. break;
  1368. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1369. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1370. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1371. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1372. break;
  1373. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1374. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1375. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1376. if (rdev->is_atom_bios)
  1377. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1378. else
  1379. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1380. break;
  1381. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1382. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1383. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1384. if (rdev->is_atom_bios)
  1385. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1386. else
  1387. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1388. break;
  1389. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1390. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1391. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1392. if (!rdev->is_atom_bios)
  1393. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1394. break;
  1395. }
  1396. }