intel_bios.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * Copyright © 2006 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #ifndef _I830_BIOS_H_
  28. #define _I830_BIOS_H_
  29. #include "drmP.h"
  30. struct vbt_header {
  31. u8 signature[20]; /**< Always starts with 'VBT$' */
  32. u16 version; /**< decimal */
  33. u16 header_size; /**< in bytes */
  34. u16 vbt_size; /**< in bytes */
  35. u8 vbt_checksum;
  36. u8 reserved0;
  37. u32 bdb_offset; /**< from beginning of VBT */
  38. u32 aim_offset[4]; /**< from beginning of VBT */
  39. } __attribute__((packed));
  40. struct bdb_header {
  41. u8 signature[16]; /**< Always 'BIOS_DATA_BLOCK' */
  42. u16 version; /**< decimal */
  43. u16 header_size; /**< in bytes */
  44. u16 bdb_size; /**< in bytes */
  45. };
  46. /* strictly speaking, this is a "skip" block, but it has interesting info */
  47. struct vbios_data {
  48. u8 type; /* 0 == desktop, 1 == mobile */
  49. u8 relstage;
  50. u8 chipset;
  51. u8 lvds_present:1;
  52. u8 tv_present:1;
  53. u8 rsvd2:6; /* finish byte */
  54. u8 rsvd3[4];
  55. u8 signon[155];
  56. u8 copyright[61];
  57. u16 code_segment;
  58. u8 dos_boot_mode;
  59. u8 bandwidth_percent;
  60. u8 rsvd4; /* popup memory size */
  61. u8 resize_pci_bios;
  62. u8 rsvd5; /* is crt already on ddc2 */
  63. } __attribute__((packed));
  64. /*
  65. * There are several types of BIOS data blocks (BDBs), each block has
  66. * an ID and size in the first 3 bytes (ID in first, size in next 2).
  67. * Known types are listed below.
  68. */
  69. #define BDB_GENERAL_FEATURES 1
  70. #define BDB_GENERAL_DEFINITIONS 2
  71. #define BDB_OLD_TOGGLE_LIST 3
  72. #define BDB_MODE_SUPPORT_LIST 4
  73. #define BDB_GENERIC_MODE_TABLE 5
  74. #define BDB_EXT_MMIO_REGS 6
  75. #define BDB_SWF_IO 7
  76. #define BDB_SWF_MMIO 8
  77. #define BDB_DOT_CLOCK_TABLE 9
  78. #define BDB_MODE_REMOVAL_TABLE 10
  79. #define BDB_CHILD_DEVICE_TABLE 11
  80. #define BDB_DRIVER_FEATURES 12
  81. #define BDB_DRIVER_PERSISTENCE 13
  82. #define BDB_EXT_TABLE_PTRS 14
  83. #define BDB_DOT_CLOCK_OVERRIDE 15
  84. #define BDB_DISPLAY_SELECT 16
  85. /* 17 rsvd */
  86. #define BDB_DRIVER_ROTATION 18
  87. #define BDB_DISPLAY_REMOVE 19
  88. #define BDB_OEM_CUSTOM 20
  89. #define BDB_EFP_LIST 21 /* workarounds for VGA hsync/vsync */
  90. #define BDB_SDVO_LVDS_OPTIONS 22
  91. #define BDB_SDVO_PANEL_DTDS 23
  92. #define BDB_SDVO_LVDS_PNP_IDS 24
  93. #define BDB_SDVO_LVDS_POWER_SEQ 25
  94. #define BDB_TV_OPTIONS 26
  95. #define BDB_EDP 27
  96. #define BDB_LVDS_OPTIONS 40
  97. #define BDB_LVDS_LFP_DATA_PTRS 41
  98. #define BDB_LVDS_LFP_DATA 42
  99. #define BDB_LVDS_BACKLIGHT 43
  100. #define BDB_LVDS_POWER 44
  101. #define BDB_SKIP 254 /* VBIOS private block, ignore */
  102. struct bdb_general_features {
  103. /* bits 1 */
  104. u8 panel_fitting:2;
  105. u8 flexaim:1;
  106. u8 msg_enable:1;
  107. u8 clear_screen:3;
  108. u8 color_flip:1;
  109. /* bits 2 */
  110. u8 download_ext_vbt:1;
  111. u8 enable_ssc:1;
  112. u8 ssc_freq:1;
  113. u8 enable_lfp_on_override:1;
  114. u8 disable_ssc_ddt:1;
  115. u8 rsvd8:3; /* finish byte */
  116. /* bits 3 */
  117. u8 disable_smooth_vision:1;
  118. u8 single_dvi:1;
  119. u8 rsvd9:6; /* finish byte */
  120. /* bits 4 */
  121. u8 legacy_monitor_detect;
  122. /* bits 5 */
  123. u8 int_crt_support:1;
  124. u8 int_tv_support:1;
  125. u8 rsvd11:6; /* finish byte */
  126. } __attribute__((packed));
  127. /* pre-915 */
  128. #define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */
  129. #define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */
  130. #define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */
  131. #define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */
  132. /* Pre 915 */
  133. #define DEVICE_TYPE_NONE 0x00
  134. #define DEVICE_TYPE_CRT 0x01
  135. #define DEVICE_TYPE_TV 0x09
  136. #define DEVICE_TYPE_EFP 0x12
  137. #define DEVICE_TYPE_LFP 0x22
  138. /* On 915+ */
  139. #define DEVICE_TYPE_CRT_DPMS 0x6001
  140. #define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001
  141. #define DEVICE_TYPE_TV_COMPOSITE 0x0209
  142. #define DEVICE_TYPE_TV_MACROVISION 0x0289
  143. #define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c
  144. #define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609
  145. #define DEVICE_TYPE_TV_SCART 0x0209
  146. #define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
  147. #define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012
  148. #define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052
  149. #define DEVICE_TYPE_EFP_DVI_I 0x6053
  150. #define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152
  151. #define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2
  152. #define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062
  153. #define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162
  154. #define DEVICE_TYPE_LFP_PANELLINK 0x5012
  155. #define DEVICE_TYPE_LFP_CMOS_PWR 0x5042
  156. #define DEVICE_TYPE_LFP_LVDS_PWR 0x5062
  157. #define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162
  158. #define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2
  159. #define DEVICE_CFG_NONE 0x00
  160. #define DEVICE_CFG_12BIT_DVOB 0x01
  161. #define DEVICE_CFG_12BIT_DVOC 0x02
  162. #define DEVICE_CFG_24BIT_DVOBC 0x09
  163. #define DEVICE_CFG_24BIT_DVOCB 0x0a
  164. #define DEVICE_CFG_DUAL_DVOB 0x11
  165. #define DEVICE_CFG_DUAL_DVOC 0x12
  166. #define DEVICE_CFG_DUAL_DVOBC 0x13
  167. #define DEVICE_CFG_DUAL_LINK_DVOBC 0x19
  168. #define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a
  169. #define DEVICE_WIRE_NONE 0x00
  170. #define DEVICE_WIRE_DVOB 0x01
  171. #define DEVICE_WIRE_DVOC 0x02
  172. #define DEVICE_WIRE_DVOBC 0x03
  173. #define DEVICE_WIRE_DVOBB 0x05
  174. #define DEVICE_WIRE_DVOCC 0x06
  175. #define DEVICE_WIRE_DVOB_MASTER 0x0d
  176. #define DEVICE_WIRE_DVOC_MASTER 0x0e
  177. #define DEVICE_PORT_DVOA 0x00 /* none on 845+ */
  178. #define DEVICE_PORT_DVOB 0x01
  179. #define DEVICE_PORT_DVOC 0x02
  180. struct child_device_config {
  181. u16 handle;
  182. u16 device_type;
  183. u8 i2c_speed;
  184. u8 rsvd[9];
  185. u16 addin_offset;
  186. u8 dvo_port; /* See Device_PORT_* above */
  187. u8 i2c_pin;
  188. u8 slave_addr;
  189. u8 ddc_pin;
  190. u16 edid_ptr;
  191. u8 dvo_cfg; /* See DEVICE_CFG_* above */
  192. u8 dvo2_port;
  193. u8 i2c2_pin;
  194. u8 slave2_addr;
  195. u8 ddc2_pin;
  196. u8 capabilities;
  197. u8 dvo_wiring;/* See DEVICE_WIRE_* above */
  198. u8 dvo2_wiring;
  199. u16 extended_type;
  200. u8 dvo_function;
  201. } __attribute__((packed));
  202. struct bdb_general_definitions {
  203. /* DDC GPIO */
  204. u8 crt_ddc_gmbus_pin;
  205. /* DPMS bits */
  206. u8 dpms_acpi:1;
  207. u8 skip_boot_crt_detect:1;
  208. u8 dpms_aim:1;
  209. u8 rsvd1:5; /* finish byte */
  210. /* boot device bits */
  211. u8 boot_display[2];
  212. u8 child_dev_size;
  213. /*
  214. * Device info:
  215. * If TV is present, it'll be at devices[0].
  216. * LVDS will be next, either devices[0] or [1], if present.
  217. * On some platforms the number of device is 6. But could be as few as
  218. * 4 if both TV and LVDS are missing.
  219. * And the device num is related with the size of general definition
  220. * block. It is obtained by using the following formula:
  221. * number = (block_size - sizeof(bdb_general_definitions))/
  222. * sizeof(child_device_config);
  223. */
  224. struct child_device_config devices[0];
  225. } __attribute__((packed));
  226. struct bdb_lvds_options {
  227. u8 panel_type;
  228. u8 rsvd1;
  229. /* LVDS capabilities, stored in a dword */
  230. u8 pfit_mode:2;
  231. u8 pfit_text_mode_enhanced:1;
  232. u8 pfit_gfx_mode_enhanced:1;
  233. u8 pfit_ratio_auto:1;
  234. u8 pixel_dither:1;
  235. u8 lvds_edid:1;
  236. u8 rsvd2:1;
  237. u8 rsvd4;
  238. } __attribute__((packed));
  239. /* LFP pointer table contains entries to the struct below */
  240. struct bdb_lvds_lfp_data_ptr {
  241. u16 fp_timing_offset; /* offsets are from start of bdb */
  242. u8 fp_table_size;
  243. u16 dvo_timing_offset;
  244. u8 dvo_table_size;
  245. u16 panel_pnp_id_offset;
  246. u8 pnp_table_size;
  247. } __attribute__((packed));
  248. struct bdb_lvds_lfp_data_ptrs {
  249. u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */
  250. struct bdb_lvds_lfp_data_ptr ptr[16];
  251. } __attribute__((packed));
  252. /* LFP data has 3 blocks per entry */
  253. struct lvds_fp_timing {
  254. u16 x_res;
  255. u16 y_res;
  256. u32 lvds_reg;
  257. u32 lvds_reg_val;
  258. u32 pp_on_reg;
  259. u32 pp_on_reg_val;
  260. u32 pp_off_reg;
  261. u32 pp_off_reg_val;
  262. u32 pp_cycle_reg;
  263. u32 pp_cycle_reg_val;
  264. u32 pfit_reg;
  265. u32 pfit_reg_val;
  266. u16 terminator;
  267. } __attribute__((packed));
  268. struct lvds_dvo_timing {
  269. u16 clock; /**< In 10khz */
  270. u8 hactive_lo;
  271. u8 hblank_lo;
  272. u8 hblank_hi:4;
  273. u8 hactive_hi:4;
  274. u8 vactive_lo;
  275. u8 vblank_lo;
  276. u8 vblank_hi:4;
  277. u8 vactive_hi:4;
  278. u8 hsync_off_lo;
  279. u8 hsync_pulse_width;
  280. u8 vsync_pulse_width:4;
  281. u8 vsync_off:4;
  282. u8 rsvd0:6;
  283. u8 hsync_off_hi:2;
  284. u8 h_image;
  285. u8 v_image;
  286. u8 max_hv;
  287. u8 h_border;
  288. u8 v_border;
  289. u8 rsvd1:3;
  290. u8 digital:2;
  291. u8 vsync_positive:1;
  292. u8 hsync_positive:1;
  293. u8 rsvd2:1;
  294. } __attribute__((packed));
  295. struct lvds_pnp_id {
  296. u16 mfg_name;
  297. u16 product_code;
  298. u32 serial;
  299. u8 mfg_week;
  300. u8 mfg_year;
  301. } __attribute__((packed));
  302. struct bdb_lvds_lfp_data_entry {
  303. struct lvds_fp_timing fp_timing;
  304. struct lvds_dvo_timing dvo_timing;
  305. struct lvds_pnp_id pnp_id;
  306. } __attribute__((packed));
  307. struct bdb_lvds_lfp_data {
  308. struct bdb_lvds_lfp_data_entry data[16];
  309. } __attribute__((packed));
  310. struct aimdb_header {
  311. char signature[16];
  312. char oem_device[20];
  313. u16 aimdb_version;
  314. u16 aimdb_header_size;
  315. u16 aimdb_size;
  316. } __attribute__((packed));
  317. struct aimdb_block {
  318. u8 aimdb_id;
  319. u16 aimdb_size;
  320. } __attribute__((packed));
  321. struct vch_panel_data {
  322. u16 fp_timing_offset;
  323. u8 fp_timing_size;
  324. u16 dvo_timing_offset;
  325. u8 dvo_timing_size;
  326. u16 text_fitting_offset;
  327. u8 text_fitting_size;
  328. u16 graphics_fitting_offset;
  329. u8 graphics_fitting_size;
  330. } __attribute__((packed));
  331. struct vch_bdb_22 {
  332. struct aimdb_block aimdb_block;
  333. struct vch_panel_data panels[16];
  334. } __attribute__((packed));
  335. struct bdb_sdvo_lvds_options {
  336. u8 panel_backlight;
  337. u8 h40_set_panel_type;
  338. u8 panel_type;
  339. u8 ssc_clk_freq;
  340. u16 als_low_trip;
  341. u16 als_high_trip;
  342. u8 sclalarcoeff_tab_row_num;
  343. u8 sclalarcoeff_tab_row_size;
  344. u8 coefficient[8];
  345. u8 panel_misc_bits_1;
  346. u8 panel_misc_bits_2;
  347. u8 panel_misc_bits_3;
  348. u8 panel_misc_bits_4;
  349. } __attribute__((packed));
  350. #define BDB_DRIVER_FEATURE_NO_LVDS 0
  351. #define BDB_DRIVER_FEATURE_INT_LVDS 1
  352. #define BDB_DRIVER_FEATURE_SDVO_LVDS 2
  353. #define BDB_DRIVER_FEATURE_EDP 3
  354. struct bdb_driver_features {
  355. u8 boot_dev_algorithm:1;
  356. u8 block_display_switch:1;
  357. u8 allow_display_switch:1;
  358. u8 hotplug_dvo:1;
  359. u8 dual_view_zoom:1;
  360. u8 int15h_hook:1;
  361. u8 sprite_in_clone:1;
  362. u8 primary_lfp_id:1;
  363. u16 boot_mode_x;
  364. u16 boot_mode_y;
  365. u8 boot_mode_bpp;
  366. u8 boot_mode_refresh;
  367. u16 enable_lfp_primary:1;
  368. u16 selective_mode_pruning:1;
  369. u16 dual_frequency:1;
  370. u16 render_clock_freq:1; /* 0: high freq; 1: low freq */
  371. u16 nt_clone_support:1;
  372. u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */
  373. u16 sprite_display_assign:1; /* 0: secondary; 1: primary */
  374. u16 cui_aspect_scaling:1;
  375. u16 preserve_aspect_ratio:1;
  376. u16 sdvo_device_power_down:1;
  377. u16 crt_hotplug:1;
  378. u16 lvds_config:2;
  379. u16 tv_hotplug:1;
  380. u16 hdmi_config:2;
  381. u8 static_display:1;
  382. u8 reserved2:7;
  383. u16 legacy_crt_max_x;
  384. u16 legacy_crt_max_y;
  385. u8 legacy_crt_max_refresh;
  386. u8 hdmi_termination;
  387. u8 custom_vbt_version;
  388. } __attribute__((packed));
  389. #define EDP_18BPP 0
  390. #define EDP_24BPP 1
  391. #define EDP_30BPP 2
  392. #define EDP_RATE_1_62 0
  393. #define EDP_RATE_2_7 1
  394. #define EDP_LANE_1 0
  395. #define EDP_LANE_2 1
  396. #define EDP_LANE_4 3
  397. #define EDP_PREEMPHASIS_NONE 0
  398. #define EDP_PREEMPHASIS_3_5dB 1
  399. #define EDP_PREEMPHASIS_6dB 2
  400. #define EDP_PREEMPHASIS_9_5dB 3
  401. #define EDP_VSWING_0_4V 0
  402. #define EDP_VSWING_0_6V 1
  403. #define EDP_VSWING_0_8V 2
  404. #define EDP_VSWING_1_2V 3
  405. struct edp_power_seq {
  406. u16 t3;
  407. u16 t7;
  408. u16 t9;
  409. u16 t10;
  410. u16 t12;
  411. } __attribute__ ((packed));
  412. struct edp_link_params {
  413. u8 rate:4;
  414. u8 lanes:4;
  415. u8 preemphasis:4;
  416. u8 vswing:4;
  417. } __attribute__ ((packed));
  418. struct bdb_edp {
  419. struct edp_power_seq power_seqs[16];
  420. u32 color_depth;
  421. u32 sdrrs_msa_timing_delay;
  422. struct edp_link_params link_params[16];
  423. } __attribute__ ((packed));
  424. void intel_setup_bios(struct drm_device *dev);
  425. bool intel_parse_bios(struct drm_device *dev);
  426. /*
  427. * Driver<->VBIOS interaction occurs through scratch bits in
  428. * GR18 & SWF*.
  429. */
  430. /* GR18 bits are set on display switch and hotkey events */
  431. #define GR18_DRIVER_SWITCH_EN (1<<7) /* 0: VBIOS control, 1: driver control */
  432. #define GR18_HOTKEY_MASK 0x78 /* See also SWF4 15:0 */
  433. #define GR18_HK_NONE (0x0<<3)
  434. #define GR18_HK_LFP_STRETCH (0x1<<3)
  435. #define GR18_HK_TOGGLE_DISP (0x2<<3)
  436. #define GR18_HK_DISP_SWITCH (0x4<<3) /* see SWF14 15:0 for what to enable */
  437. #define GR18_HK_POPUP_DISABLED (0x6<<3)
  438. #define GR18_HK_POPUP_ENABLED (0x7<<3)
  439. #define GR18_HK_PFIT (0x8<<3)
  440. #define GR18_HK_APM_CHANGE (0xa<<3)
  441. #define GR18_HK_MULTIPLE (0xc<<3)
  442. #define GR18_USER_INT_EN (1<<2)
  443. #define GR18_A0000_FLUSH_EN (1<<1)
  444. #define GR18_SMM_EN (1<<0)
  445. /* Set by driver, cleared by VBIOS */
  446. #define SWF00_YRES_SHIFT 16
  447. #define SWF00_XRES_SHIFT 0
  448. #define SWF00_RES_MASK 0xffff
  449. /* Set by VBIOS at boot time and driver at runtime */
  450. #define SWF01_TV2_FORMAT_SHIFT 8
  451. #define SWF01_TV1_FORMAT_SHIFT 0
  452. #define SWF01_TV_FORMAT_MASK 0xffff
  453. #define SWF10_VBIOS_BLC_I2C_EN (1<<29)
  454. #define SWF10_GTT_OVERRIDE_EN (1<<28)
  455. #define SWF10_LFP_DPMS_OVR (1<<27) /* override DPMS on display switch */
  456. #define SWF10_ACTIVE_TOGGLE_LIST_MASK (7<<24)
  457. #define SWF10_OLD_TOGGLE 0x0
  458. #define SWF10_TOGGLE_LIST_1 0x1
  459. #define SWF10_TOGGLE_LIST_2 0x2
  460. #define SWF10_TOGGLE_LIST_3 0x3
  461. #define SWF10_TOGGLE_LIST_4 0x4
  462. #define SWF10_PANNING_EN (1<<23)
  463. #define SWF10_DRIVER_LOADED (1<<22)
  464. #define SWF10_EXTENDED_DESKTOP (1<<21)
  465. #define SWF10_EXCLUSIVE_MODE (1<<20)
  466. #define SWF10_OVERLAY_EN (1<<19)
  467. #define SWF10_PLANEB_HOLDOFF (1<<18)
  468. #define SWF10_PLANEA_HOLDOFF (1<<17)
  469. #define SWF10_VGA_HOLDOFF (1<<16)
  470. #define SWF10_ACTIVE_DISP_MASK 0xffff
  471. #define SWF10_PIPEB_LFP2 (1<<15)
  472. #define SWF10_PIPEB_EFP2 (1<<14)
  473. #define SWF10_PIPEB_TV2 (1<<13)
  474. #define SWF10_PIPEB_CRT2 (1<<12)
  475. #define SWF10_PIPEB_LFP (1<<11)
  476. #define SWF10_PIPEB_EFP (1<<10)
  477. #define SWF10_PIPEB_TV (1<<9)
  478. #define SWF10_PIPEB_CRT (1<<8)
  479. #define SWF10_PIPEA_LFP2 (1<<7)
  480. #define SWF10_PIPEA_EFP2 (1<<6)
  481. #define SWF10_PIPEA_TV2 (1<<5)
  482. #define SWF10_PIPEA_CRT2 (1<<4)
  483. #define SWF10_PIPEA_LFP (1<<3)
  484. #define SWF10_PIPEA_EFP (1<<2)
  485. #define SWF10_PIPEA_TV (1<<1)
  486. #define SWF10_PIPEA_CRT (1<<0)
  487. #define SWF11_MEMORY_SIZE_SHIFT 16
  488. #define SWF11_SV_TEST_EN (1<<15)
  489. #define SWF11_IS_AGP (1<<14)
  490. #define SWF11_DISPLAY_HOLDOFF (1<<13)
  491. #define SWF11_DPMS_REDUCED (1<<12)
  492. #define SWF11_IS_VBE_MODE (1<<11)
  493. #define SWF11_PIPEB_ACCESS (1<<10) /* 0 here means pipe a */
  494. #define SWF11_DPMS_MASK 0x07
  495. #define SWF11_DPMS_OFF (1<<2)
  496. #define SWF11_DPMS_SUSPEND (1<<1)
  497. #define SWF11_DPMS_STANDBY (1<<0)
  498. #define SWF11_DPMS_ON 0
  499. #define SWF14_GFX_PFIT_EN (1<<31)
  500. #define SWF14_TEXT_PFIT_EN (1<<30)
  501. #define SWF14_LID_STATUS_CLOSED (1<<29) /* 0 here means open */
  502. #define SWF14_POPUP_EN (1<<28)
  503. #define SWF14_DISPLAY_HOLDOFF (1<<27)
  504. #define SWF14_DISP_DETECT_EN (1<<26)
  505. #define SWF14_DOCKING_STATUS_DOCKED (1<<25) /* 0 here means undocked */
  506. #define SWF14_DRIVER_STATUS (1<<24)
  507. #define SWF14_OS_TYPE_WIN9X (1<<23)
  508. #define SWF14_OS_TYPE_WINNT (1<<22)
  509. /* 21:19 rsvd */
  510. #define SWF14_PM_TYPE_MASK 0x00070000
  511. #define SWF14_PM_ACPI_VIDEO (0x4 << 16)
  512. #define SWF14_PM_ACPI (0x3 << 16)
  513. #define SWF14_PM_APM_12 (0x2 << 16)
  514. #define SWF14_PM_APM_11 (0x1 << 16)
  515. #define SWF14_HK_REQUEST_MASK 0x0000ffff /* see GR18 6:3 for event type */
  516. /* if GR18 indicates a display switch */
  517. #define SWF14_DS_PIPEB_LFP2_EN (1<<15)
  518. #define SWF14_DS_PIPEB_EFP2_EN (1<<14)
  519. #define SWF14_DS_PIPEB_TV2_EN (1<<13)
  520. #define SWF14_DS_PIPEB_CRT2_EN (1<<12)
  521. #define SWF14_DS_PIPEB_LFP_EN (1<<11)
  522. #define SWF14_DS_PIPEB_EFP_EN (1<<10)
  523. #define SWF14_DS_PIPEB_TV_EN (1<<9)
  524. #define SWF14_DS_PIPEB_CRT_EN (1<<8)
  525. #define SWF14_DS_PIPEA_LFP2_EN (1<<7)
  526. #define SWF14_DS_PIPEA_EFP2_EN (1<<6)
  527. #define SWF14_DS_PIPEA_TV2_EN (1<<5)
  528. #define SWF14_DS_PIPEA_CRT2_EN (1<<4)
  529. #define SWF14_DS_PIPEA_LFP_EN (1<<3)
  530. #define SWF14_DS_PIPEA_EFP_EN (1<<2)
  531. #define SWF14_DS_PIPEA_TV_EN (1<<1)
  532. #define SWF14_DS_PIPEA_CRT_EN (1<<0)
  533. /* if GR18 indicates a panel fitting request */
  534. #define SWF14_PFIT_EN (1<<0) /* 0 means disable */
  535. /* if GR18 indicates an APM change request */
  536. #define SWF14_APM_HIBERNATE 0x4
  537. #define SWF14_APM_SUSPEND 0x3
  538. #define SWF14_APM_STANDBY 0x1
  539. #define SWF14_APM_RESTORE 0x0
  540. /* Add the device class for LFP, TV, HDMI */
  541. #define DEVICE_TYPE_INT_LFP 0x1022
  542. #define DEVICE_TYPE_INT_TV 0x1009
  543. #define DEVICE_TYPE_HDMI 0x60D2
  544. #define DEVICE_TYPE_DP 0x68C6
  545. #define DEVICE_TYPE_eDP 0x78C6
  546. /* define the DVO port for HDMI output type */
  547. #define DVO_B 1
  548. #define DVO_C 2
  549. #define DVO_D 3
  550. /* define the PORT for DP output type */
  551. #define PORT_IDPB 7
  552. #define PORT_IDPC 8
  553. #define PORT_IDPD 9
  554. #endif /* _I830_BIOS_H_ */