i915_suspend.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "i915_drm.h"
  29. #include "intel_drv.h"
  30. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. u32 dpll_reg;
  34. /* On IVB, 3rd pipe shares PLL with another one */
  35. if (pipe > 1)
  36. return false;
  37. if (HAS_PCH_SPLIT(dev))
  38. dpll_reg = (pipe == PIPE_A) ? _PCH_DPLL_A : _PCH_DPLL_B;
  39. else
  40. dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
  41. return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
  42. }
  43. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  47. u32 *array;
  48. int i;
  49. if (!i915_pipe_enabled(dev, pipe))
  50. return;
  51. if (HAS_PCH_SPLIT(dev))
  52. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  53. if (pipe == PIPE_A)
  54. array = dev_priv->save_palette_a;
  55. else
  56. array = dev_priv->save_palette_b;
  57. for(i = 0; i < 256; i++)
  58. array[i] = I915_READ(reg + (i << 2));
  59. }
  60. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  61. {
  62. struct drm_i915_private *dev_priv = dev->dev_private;
  63. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  64. u32 *array;
  65. int i;
  66. if (!i915_pipe_enabled(dev, pipe))
  67. return;
  68. if (HAS_PCH_SPLIT(dev))
  69. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  70. if (pipe == PIPE_A)
  71. array = dev_priv->save_palette_a;
  72. else
  73. array = dev_priv->save_palette_b;
  74. for(i = 0; i < 256; i++)
  75. I915_WRITE(reg + (i << 2), array[i]);
  76. }
  77. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  78. {
  79. struct drm_i915_private *dev_priv = dev->dev_private;
  80. I915_WRITE8(index_port, reg);
  81. return I915_READ8(data_port);
  82. }
  83. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  84. {
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. I915_READ8(st01);
  87. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  88. return I915_READ8(VGA_AR_DATA_READ);
  89. }
  90. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  91. {
  92. struct drm_i915_private *dev_priv = dev->dev_private;
  93. I915_READ8(st01);
  94. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  95. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  96. }
  97. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  98. {
  99. struct drm_i915_private *dev_priv = dev->dev_private;
  100. I915_WRITE8(index_port, reg);
  101. I915_WRITE8(data_port, val);
  102. }
  103. static void i915_save_vga(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. int i;
  107. u16 cr_index, cr_data, st01;
  108. /* VGA color palette registers */
  109. dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
  110. /* MSR bits */
  111. dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
  112. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  113. cr_index = VGA_CR_INDEX_CGA;
  114. cr_data = VGA_CR_DATA_CGA;
  115. st01 = VGA_ST01_CGA;
  116. } else {
  117. cr_index = VGA_CR_INDEX_MDA;
  118. cr_data = VGA_CR_DATA_MDA;
  119. st01 = VGA_ST01_MDA;
  120. }
  121. /* CRT controller regs */
  122. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  123. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  124. (~0x80));
  125. for (i = 0; i <= 0x24; i++)
  126. dev_priv->saveCR[i] =
  127. i915_read_indexed(dev, cr_index, cr_data, i);
  128. /* Make sure we don't turn off CR group 0 writes */
  129. dev_priv->saveCR[0x11] &= ~0x80;
  130. /* Attribute controller registers */
  131. I915_READ8(st01);
  132. dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  133. for (i = 0; i <= 0x14; i++)
  134. dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
  135. I915_READ8(st01);
  136. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
  137. I915_READ8(st01);
  138. /* Graphics controller registers */
  139. for (i = 0; i < 9; i++)
  140. dev_priv->saveGR[i] =
  141. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  142. dev_priv->saveGR[0x10] =
  143. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  144. dev_priv->saveGR[0x11] =
  145. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  146. dev_priv->saveGR[0x18] =
  147. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  148. /* Sequencer registers */
  149. for (i = 0; i < 8; i++)
  150. dev_priv->saveSR[i] =
  151. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  152. }
  153. static void i915_restore_vga(struct drm_device *dev)
  154. {
  155. struct drm_i915_private *dev_priv = dev->dev_private;
  156. int i;
  157. u16 cr_index, cr_data, st01;
  158. /* MSR bits */
  159. I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
  160. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  161. cr_index = VGA_CR_INDEX_CGA;
  162. cr_data = VGA_CR_DATA_CGA;
  163. st01 = VGA_ST01_CGA;
  164. } else {
  165. cr_index = VGA_CR_INDEX_MDA;
  166. cr_data = VGA_CR_DATA_MDA;
  167. st01 = VGA_ST01_MDA;
  168. }
  169. /* Sequencer registers, don't write SR07 */
  170. for (i = 0; i < 7; i++)
  171. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  172. dev_priv->saveSR[i]);
  173. /* CRT controller regs */
  174. /* Enable CR group 0 writes */
  175. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  176. for (i = 0; i <= 0x24; i++)
  177. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
  178. /* Graphics controller regs */
  179. for (i = 0; i < 9; i++)
  180. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  181. dev_priv->saveGR[i]);
  182. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  183. dev_priv->saveGR[0x10]);
  184. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  185. dev_priv->saveGR[0x11]);
  186. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  187. dev_priv->saveGR[0x18]);
  188. /* Attribute controller registers */
  189. I915_READ8(st01); /* switch back to index mode */
  190. for (i = 0; i <= 0x14; i++)
  191. i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
  192. I915_READ8(st01); /* switch back to index mode */
  193. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
  194. I915_READ8(st01);
  195. /* VGA color palette registers */
  196. I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
  197. }
  198. static void i915_save_modeset_reg(struct drm_device *dev)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. int i;
  202. if (drm_core_check_feature(dev, DRIVER_MODESET))
  203. return;
  204. /* Cursor state */
  205. dev_priv->saveCURACNTR = I915_READ(_CURACNTR);
  206. dev_priv->saveCURAPOS = I915_READ(_CURAPOS);
  207. dev_priv->saveCURABASE = I915_READ(_CURABASE);
  208. dev_priv->saveCURBCNTR = I915_READ(_CURBCNTR);
  209. dev_priv->saveCURBPOS = I915_READ(_CURBPOS);
  210. dev_priv->saveCURBBASE = I915_READ(_CURBBASE);
  211. if (IS_GEN2(dev))
  212. dev_priv->saveCURSIZE = I915_READ(CURSIZE);
  213. if (HAS_PCH_SPLIT(dev)) {
  214. dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
  215. dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
  216. }
  217. /* Pipe & plane A info */
  218. dev_priv->savePIPEACONF = I915_READ(_PIPEACONF);
  219. dev_priv->savePIPEASRC = I915_READ(_PIPEASRC);
  220. if (HAS_PCH_SPLIT(dev)) {
  221. dev_priv->saveFPA0 = I915_READ(_PCH_FPA0);
  222. dev_priv->saveFPA1 = I915_READ(_PCH_FPA1);
  223. dev_priv->saveDPLL_A = I915_READ(_PCH_DPLL_A);
  224. } else {
  225. dev_priv->saveFPA0 = I915_READ(_FPA0);
  226. dev_priv->saveFPA1 = I915_READ(_FPA1);
  227. dev_priv->saveDPLL_A = I915_READ(_DPLL_A);
  228. }
  229. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  230. dev_priv->saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
  231. dev_priv->saveHTOTAL_A = I915_READ(_HTOTAL_A);
  232. dev_priv->saveHBLANK_A = I915_READ(_HBLANK_A);
  233. dev_priv->saveHSYNC_A = I915_READ(_HSYNC_A);
  234. dev_priv->saveVTOTAL_A = I915_READ(_VTOTAL_A);
  235. dev_priv->saveVBLANK_A = I915_READ(_VBLANK_A);
  236. dev_priv->saveVSYNC_A = I915_READ(_VSYNC_A);
  237. if (!HAS_PCH_SPLIT(dev))
  238. dev_priv->saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
  239. if (HAS_PCH_SPLIT(dev)) {
  240. dev_priv->savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
  241. dev_priv->savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
  242. dev_priv->savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
  243. dev_priv->savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
  244. dev_priv->saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
  245. dev_priv->saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
  246. dev_priv->savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
  247. dev_priv->savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
  248. dev_priv->savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
  249. dev_priv->saveTRANSACONF = I915_READ(_TRANSACONF);
  250. dev_priv->saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
  251. dev_priv->saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
  252. dev_priv->saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
  253. dev_priv->saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
  254. dev_priv->saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
  255. dev_priv->saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
  256. }
  257. dev_priv->saveDSPACNTR = I915_READ(_DSPACNTR);
  258. dev_priv->saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
  259. dev_priv->saveDSPASIZE = I915_READ(_DSPASIZE);
  260. dev_priv->saveDSPAPOS = I915_READ(_DSPAPOS);
  261. dev_priv->saveDSPAADDR = I915_READ(_DSPAADDR);
  262. if (INTEL_INFO(dev)->gen >= 4) {
  263. dev_priv->saveDSPASURF = I915_READ(_DSPASURF);
  264. dev_priv->saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
  265. }
  266. i915_save_palette(dev, PIPE_A);
  267. dev_priv->savePIPEASTAT = I915_READ(_PIPEASTAT);
  268. /* Pipe & plane B info */
  269. dev_priv->savePIPEBCONF = I915_READ(_PIPEBCONF);
  270. dev_priv->savePIPEBSRC = I915_READ(_PIPEBSRC);
  271. if (HAS_PCH_SPLIT(dev)) {
  272. dev_priv->saveFPB0 = I915_READ(_PCH_FPB0);
  273. dev_priv->saveFPB1 = I915_READ(_PCH_FPB1);
  274. dev_priv->saveDPLL_B = I915_READ(_PCH_DPLL_B);
  275. } else {
  276. dev_priv->saveFPB0 = I915_READ(_FPB0);
  277. dev_priv->saveFPB1 = I915_READ(_FPB1);
  278. dev_priv->saveDPLL_B = I915_READ(_DPLL_B);
  279. }
  280. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  281. dev_priv->saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
  282. dev_priv->saveHTOTAL_B = I915_READ(_HTOTAL_B);
  283. dev_priv->saveHBLANK_B = I915_READ(_HBLANK_B);
  284. dev_priv->saveHSYNC_B = I915_READ(_HSYNC_B);
  285. dev_priv->saveVTOTAL_B = I915_READ(_VTOTAL_B);
  286. dev_priv->saveVBLANK_B = I915_READ(_VBLANK_B);
  287. dev_priv->saveVSYNC_B = I915_READ(_VSYNC_B);
  288. if (!HAS_PCH_SPLIT(dev))
  289. dev_priv->saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
  290. if (HAS_PCH_SPLIT(dev)) {
  291. dev_priv->savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
  292. dev_priv->savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
  293. dev_priv->savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
  294. dev_priv->savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
  295. dev_priv->saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
  296. dev_priv->saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
  297. dev_priv->savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
  298. dev_priv->savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
  299. dev_priv->savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
  300. dev_priv->saveTRANSBCONF = I915_READ(_TRANSBCONF);
  301. dev_priv->saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
  302. dev_priv->saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
  303. dev_priv->saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
  304. dev_priv->saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
  305. dev_priv->saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
  306. dev_priv->saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
  307. }
  308. dev_priv->saveDSPBCNTR = I915_READ(_DSPBCNTR);
  309. dev_priv->saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
  310. dev_priv->saveDSPBSIZE = I915_READ(_DSPBSIZE);
  311. dev_priv->saveDSPBPOS = I915_READ(_DSPBPOS);
  312. dev_priv->saveDSPBADDR = I915_READ(_DSPBADDR);
  313. if (INTEL_INFO(dev)->gen >= 4) {
  314. dev_priv->saveDSPBSURF = I915_READ(_DSPBSURF);
  315. dev_priv->saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
  316. }
  317. i915_save_palette(dev, PIPE_B);
  318. dev_priv->savePIPEBSTAT = I915_READ(_PIPEBSTAT);
  319. /* Fences */
  320. switch (INTEL_INFO(dev)->gen) {
  321. case 7:
  322. case 6:
  323. for (i = 0; i < 16; i++)
  324. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  325. break;
  326. case 5:
  327. case 4:
  328. for (i = 0; i < 16; i++)
  329. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  330. break;
  331. case 3:
  332. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  333. for (i = 0; i < 8; i++)
  334. dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  335. case 2:
  336. for (i = 0; i < 8; i++)
  337. dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  338. break;
  339. }
  340. return;
  341. }
  342. static void i915_restore_modeset_reg(struct drm_device *dev)
  343. {
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. int dpll_a_reg, fpa0_reg, fpa1_reg;
  346. int dpll_b_reg, fpb0_reg, fpb1_reg;
  347. int i;
  348. if (drm_core_check_feature(dev, DRIVER_MODESET))
  349. return;
  350. /* Fences */
  351. switch (INTEL_INFO(dev)->gen) {
  352. case 7:
  353. case 6:
  354. for (i = 0; i < 16; i++)
  355. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);
  356. break;
  357. case 5:
  358. case 4:
  359. for (i = 0; i < 16; i++)
  360. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
  361. break;
  362. case 3:
  363. case 2:
  364. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  365. for (i = 0; i < 8; i++)
  366. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
  367. for (i = 0; i < 8; i++)
  368. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
  369. break;
  370. }
  371. if (HAS_PCH_SPLIT(dev)) {
  372. dpll_a_reg = _PCH_DPLL_A;
  373. dpll_b_reg = _PCH_DPLL_B;
  374. fpa0_reg = _PCH_FPA0;
  375. fpb0_reg = _PCH_FPB0;
  376. fpa1_reg = _PCH_FPA1;
  377. fpb1_reg = _PCH_FPB1;
  378. } else {
  379. dpll_a_reg = _DPLL_A;
  380. dpll_b_reg = _DPLL_B;
  381. fpa0_reg = _FPA0;
  382. fpb0_reg = _FPB0;
  383. fpa1_reg = _FPA1;
  384. fpb1_reg = _FPB1;
  385. }
  386. if (HAS_PCH_SPLIT(dev)) {
  387. I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);
  388. I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);
  389. }
  390. /* Pipe & plane A info */
  391. /* Prime the clock */
  392. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  393. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
  394. ~DPLL_VCO_ENABLE);
  395. POSTING_READ(dpll_a_reg);
  396. udelay(150);
  397. }
  398. I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
  399. I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
  400. /* Actually enable it */
  401. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
  402. POSTING_READ(dpll_a_reg);
  403. udelay(150);
  404. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  405. I915_WRITE(_DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  406. POSTING_READ(_DPLL_A_MD);
  407. }
  408. udelay(150);
  409. /* Restore mode */
  410. I915_WRITE(_HTOTAL_A, dev_priv->saveHTOTAL_A);
  411. I915_WRITE(_HBLANK_A, dev_priv->saveHBLANK_A);
  412. I915_WRITE(_HSYNC_A, dev_priv->saveHSYNC_A);
  413. I915_WRITE(_VTOTAL_A, dev_priv->saveVTOTAL_A);
  414. I915_WRITE(_VBLANK_A, dev_priv->saveVBLANK_A);
  415. I915_WRITE(_VSYNC_A, dev_priv->saveVSYNC_A);
  416. if (!HAS_PCH_SPLIT(dev))
  417. I915_WRITE(_BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  418. if (HAS_PCH_SPLIT(dev)) {
  419. I915_WRITE(_PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);
  420. I915_WRITE(_PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);
  421. I915_WRITE(_PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);
  422. I915_WRITE(_PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);
  423. I915_WRITE(_FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
  424. I915_WRITE(_FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
  425. I915_WRITE(_PFA_CTL_1, dev_priv->savePFA_CTL_1);
  426. I915_WRITE(_PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
  427. I915_WRITE(_PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
  428. I915_WRITE(_TRANSACONF, dev_priv->saveTRANSACONF);
  429. I915_WRITE(_TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
  430. I915_WRITE(_TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
  431. I915_WRITE(_TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
  432. I915_WRITE(_TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
  433. I915_WRITE(_TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
  434. I915_WRITE(_TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
  435. }
  436. /* Restore plane info */
  437. I915_WRITE(_DSPASIZE, dev_priv->saveDSPASIZE);
  438. I915_WRITE(_DSPAPOS, dev_priv->saveDSPAPOS);
  439. I915_WRITE(_PIPEASRC, dev_priv->savePIPEASRC);
  440. I915_WRITE(_DSPAADDR, dev_priv->saveDSPAADDR);
  441. I915_WRITE(_DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  442. if (INTEL_INFO(dev)->gen >= 4) {
  443. I915_WRITE(_DSPASURF, dev_priv->saveDSPASURF);
  444. I915_WRITE(_DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  445. }
  446. I915_WRITE(_PIPEACONF, dev_priv->savePIPEACONF);
  447. i915_restore_palette(dev, PIPE_A);
  448. /* Enable the plane */
  449. I915_WRITE(_DSPACNTR, dev_priv->saveDSPACNTR);
  450. I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
  451. /* Pipe & plane B info */
  452. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  453. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
  454. ~DPLL_VCO_ENABLE);
  455. POSTING_READ(dpll_b_reg);
  456. udelay(150);
  457. }
  458. I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
  459. I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
  460. /* Actually enable it */
  461. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
  462. POSTING_READ(dpll_b_reg);
  463. udelay(150);
  464. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  465. I915_WRITE(_DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  466. POSTING_READ(_DPLL_B_MD);
  467. }
  468. udelay(150);
  469. /* Restore mode */
  470. I915_WRITE(_HTOTAL_B, dev_priv->saveHTOTAL_B);
  471. I915_WRITE(_HBLANK_B, dev_priv->saveHBLANK_B);
  472. I915_WRITE(_HSYNC_B, dev_priv->saveHSYNC_B);
  473. I915_WRITE(_VTOTAL_B, dev_priv->saveVTOTAL_B);
  474. I915_WRITE(_VBLANK_B, dev_priv->saveVBLANK_B);
  475. I915_WRITE(_VSYNC_B, dev_priv->saveVSYNC_B);
  476. if (!HAS_PCH_SPLIT(dev))
  477. I915_WRITE(_BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  478. if (HAS_PCH_SPLIT(dev)) {
  479. I915_WRITE(_PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);
  480. I915_WRITE(_PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);
  481. I915_WRITE(_PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);
  482. I915_WRITE(_PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);
  483. I915_WRITE(_FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
  484. I915_WRITE(_FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
  485. I915_WRITE(_PFB_CTL_1, dev_priv->savePFB_CTL_1);
  486. I915_WRITE(_PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
  487. I915_WRITE(_PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
  488. I915_WRITE(_TRANSBCONF, dev_priv->saveTRANSBCONF);
  489. I915_WRITE(_TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
  490. I915_WRITE(_TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
  491. I915_WRITE(_TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
  492. I915_WRITE(_TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
  493. I915_WRITE(_TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
  494. I915_WRITE(_TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
  495. }
  496. /* Restore plane info */
  497. I915_WRITE(_DSPBSIZE, dev_priv->saveDSPBSIZE);
  498. I915_WRITE(_DSPBPOS, dev_priv->saveDSPBPOS);
  499. I915_WRITE(_PIPEBSRC, dev_priv->savePIPEBSRC);
  500. I915_WRITE(_DSPBADDR, dev_priv->saveDSPBADDR);
  501. I915_WRITE(_DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  502. if (INTEL_INFO(dev)->gen >= 4) {
  503. I915_WRITE(_DSPBSURF, dev_priv->saveDSPBSURF);
  504. I915_WRITE(_DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  505. }
  506. I915_WRITE(_PIPEBCONF, dev_priv->savePIPEBCONF);
  507. i915_restore_palette(dev, PIPE_B);
  508. /* Enable the plane */
  509. I915_WRITE(_DSPBCNTR, dev_priv->saveDSPBCNTR);
  510. I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
  511. /* Cursor state */
  512. I915_WRITE(_CURAPOS, dev_priv->saveCURAPOS);
  513. I915_WRITE(_CURACNTR, dev_priv->saveCURACNTR);
  514. I915_WRITE(_CURABASE, dev_priv->saveCURABASE);
  515. I915_WRITE(_CURBPOS, dev_priv->saveCURBPOS);
  516. I915_WRITE(_CURBCNTR, dev_priv->saveCURBCNTR);
  517. I915_WRITE(_CURBBASE, dev_priv->saveCURBBASE);
  518. if (IS_GEN2(dev))
  519. I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
  520. return;
  521. }
  522. static void i915_save_display(struct drm_device *dev)
  523. {
  524. struct drm_i915_private *dev_priv = dev->dev_private;
  525. /* Display arbitration control */
  526. dev_priv->saveDSPARB = I915_READ(DSPARB);
  527. /* This is only meaningful in non-KMS mode */
  528. /* Don't save them in KMS mode */
  529. i915_save_modeset_reg(dev);
  530. /* CRT state */
  531. if (HAS_PCH_SPLIT(dev)) {
  532. dev_priv->saveADPA = I915_READ(PCH_ADPA);
  533. } else {
  534. dev_priv->saveADPA = I915_READ(ADPA);
  535. }
  536. /* LVDS state */
  537. if (HAS_PCH_SPLIT(dev)) {
  538. dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  539. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  540. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  541. dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  542. dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  543. dev_priv->saveLVDS = I915_READ(PCH_LVDS);
  544. } else {
  545. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  546. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  547. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  548. dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  549. if (INTEL_INFO(dev)->gen >= 4)
  550. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  551. if (IS_MOBILE(dev) && !IS_I830(dev))
  552. dev_priv->saveLVDS = I915_READ(LVDS);
  553. }
  554. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  555. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  556. if (HAS_PCH_SPLIT(dev)) {
  557. dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  558. dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  559. dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  560. } else {
  561. dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  562. dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  563. dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
  564. }
  565. /* Display Port state */
  566. if (SUPPORTS_INTEGRATED_DP(dev)) {
  567. dev_priv->saveDP_B = I915_READ(DP_B);
  568. dev_priv->saveDP_C = I915_READ(DP_C);
  569. dev_priv->saveDP_D = I915_READ(DP_D);
  570. dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
  571. dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
  572. dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
  573. dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
  574. dev_priv->savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
  575. dev_priv->savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
  576. dev_priv->savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
  577. dev_priv->savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
  578. }
  579. /* FIXME: save TV & SDVO state */
  580. /* Only save FBC state on the platform that supports FBC */
  581. if (I915_HAS_FBC(dev)) {
  582. if (HAS_PCH_SPLIT(dev)) {
  583. dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  584. } else if (IS_GM45(dev)) {
  585. dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  586. } else {
  587. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  588. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  589. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  590. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  591. }
  592. }
  593. /* VGA state */
  594. dev_priv->saveVGA0 = I915_READ(VGA0);
  595. dev_priv->saveVGA1 = I915_READ(VGA1);
  596. dev_priv->saveVGA_PD = I915_READ(VGA_PD);
  597. if (HAS_PCH_SPLIT(dev))
  598. dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
  599. else
  600. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  601. i915_save_vga(dev);
  602. }
  603. static void i915_restore_display(struct drm_device *dev)
  604. {
  605. struct drm_i915_private *dev_priv = dev->dev_private;
  606. /* Display arbitration */
  607. I915_WRITE(DSPARB, dev_priv->saveDSPARB);
  608. /* Display port ratios (must be done before clock is set) */
  609. if (SUPPORTS_INTEGRATED_DP(dev)) {
  610. I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
  611. I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
  612. I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
  613. I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
  614. I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
  615. I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
  616. I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
  617. I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
  618. }
  619. /* This is only meaningful in non-KMS mode */
  620. /* Don't restore them in KMS mode */
  621. i915_restore_modeset_reg(dev);
  622. /* CRT state */
  623. if (HAS_PCH_SPLIT(dev))
  624. I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
  625. else
  626. I915_WRITE(ADPA, dev_priv->saveADPA);
  627. /* LVDS state */
  628. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  629. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  630. if (HAS_PCH_SPLIT(dev)) {
  631. I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
  632. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  633. I915_WRITE(LVDS, dev_priv->saveLVDS);
  634. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  635. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  636. if (HAS_PCH_SPLIT(dev)) {
  637. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
  638. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
  639. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
  640. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
  641. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  642. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  643. I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
  644. I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
  645. I915_WRITE(RSTDBYCTL,
  646. dev_priv->saveMCHBAR_RENDER_STANDBY);
  647. } else {
  648. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  649. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  650. I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
  651. I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  652. I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  653. I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
  654. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  655. }
  656. /* Display Port state */
  657. if (SUPPORTS_INTEGRATED_DP(dev)) {
  658. I915_WRITE(DP_B, dev_priv->saveDP_B);
  659. I915_WRITE(DP_C, dev_priv->saveDP_C);
  660. I915_WRITE(DP_D, dev_priv->saveDP_D);
  661. }
  662. /* FIXME: restore TV & SDVO state */
  663. /* only restore FBC info on the platform that supports FBC*/
  664. if (I915_HAS_FBC(dev)) {
  665. if (HAS_PCH_SPLIT(dev)) {
  666. ironlake_disable_fbc(dev);
  667. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  668. } else if (IS_GM45(dev)) {
  669. g4x_disable_fbc(dev);
  670. I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  671. } else {
  672. i8xx_disable_fbc(dev);
  673. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  674. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  675. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  676. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  677. }
  678. }
  679. /* VGA state */
  680. if (HAS_PCH_SPLIT(dev))
  681. I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
  682. else
  683. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  684. I915_WRITE(VGA0, dev_priv->saveVGA0);
  685. I915_WRITE(VGA1, dev_priv->saveVGA1);
  686. I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
  687. POSTING_READ(VGA_PD);
  688. udelay(150);
  689. i915_restore_vga(dev);
  690. }
  691. int i915_save_state(struct drm_device *dev)
  692. {
  693. struct drm_i915_private *dev_priv = dev->dev_private;
  694. int i;
  695. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  696. mutex_lock(&dev->struct_mutex);
  697. /* Hardware status page */
  698. dev_priv->saveHWS = I915_READ(HWS_PGA);
  699. i915_save_display(dev);
  700. /* Interrupt state */
  701. if (HAS_PCH_SPLIT(dev)) {
  702. dev_priv->saveDEIER = I915_READ(DEIER);
  703. dev_priv->saveDEIMR = I915_READ(DEIMR);
  704. dev_priv->saveGTIER = I915_READ(GTIER);
  705. dev_priv->saveGTIMR = I915_READ(GTIMR);
  706. dev_priv->saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
  707. dev_priv->saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
  708. dev_priv->saveMCHBAR_RENDER_STANDBY =
  709. I915_READ(RSTDBYCTL);
  710. dev_priv->savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
  711. } else {
  712. dev_priv->saveIER = I915_READ(IER);
  713. dev_priv->saveIMR = I915_READ(IMR);
  714. }
  715. if (IS_IRONLAKE_M(dev))
  716. ironlake_disable_drps(dev);
  717. if (IS_GEN6(dev))
  718. gen6_disable_rps(dev);
  719. /* Cache mode state */
  720. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  721. /* Memory Arbitration state */
  722. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  723. /* Scratch space */
  724. for (i = 0; i < 16; i++) {
  725. dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  726. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  727. }
  728. for (i = 0; i < 3; i++)
  729. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  730. mutex_unlock(&dev->struct_mutex);
  731. return 0;
  732. }
  733. int i915_restore_state(struct drm_device *dev)
  734. {
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. int i;
  737. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  738. mutex_lock(&dev->struct_mutex);
  739. /* Hardware status page */
  740. I915_WRITE(HWS_PGA, dev_priv->saveHWS);
  741. i915_restore_display(dev);
  742. /* Interrupt state */
  743. if (HAS_PCH_SPLIT(dev)) {
  744. I915_WRITE(DEIER, dev_priv->saveDEIER);
  745. I915_WRITE(DEIMR, dev_priv->saveDEIMR);
  746. I915_WRITE(GTIER, dev_priv->saveGTIER);
  747. I915_WRITE(GTIMR, dev_priv->saveGTIMR);
  748. I915_WRITE(_FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
  749. I915_WRITE(_FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
  750. I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->savePCH_PORT_HOTPLUG);
  751. } else {
  752. I915_WRITE(IER, dev_priv->saveIER);
  753. I915_WRITE(IMR, dev_priv->saveIMR);
  754. }
  755. mutex_unlock(&dev->struct_mutex);
  756. intel_init_clock_gating(dev);
  757. if (IS_IRONLAKE_M(dev)) {
  758. ironlake_enable_drps(dev);
  759. intel_init_emon(dev);
  760. }
  761. if (IS_GEN6(dev))
  762. gen6_enable_rps(dev_priv);
  763. mutex_lock(&dev->struct_mutex);
  764. /* Cache mode state */
  765. I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  766. /* Memory arbitration state */
  767. I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  768. for (i = 0; i < 16; i++) {
  769. I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
  770. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
  771. }
  772. for (i = 0; i < 3; i++)
  773. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  774. mutex_unlock(&dev->struct_mutex);
  775. intel_i2c_reset(dev);
  776. return 0;
  777. }