ohci.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/page.h>
  46. #include <asm/system.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define DESCRIPTOR_OUTPUT_MORE 0
  53. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  54. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  55. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  56. #define DESCRIPTOR_STATUS (1 << 11)
  57. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  58. #define DESCRIPTOR_PING (1 << 7)
  59. #define DESCRIPTOR_YY (1 << 6)
  60. #define DESCRIPTOR_NO_IRQ (0 << 4)
  61. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  62. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  63. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  64. #define DESCRIPTOR_WAIT (3 << 0)
  65. struct descriptor {
  66. __le16 req_count;
  67. __le16 control;
  68. __le32 data_address;
  69. __le32 branch_address;
  70. __le16 res_count;
  71. __le16 transfer_status;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. #define AR_BUFFER_SIZE (32*1024)
  78. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  79. /* we need at least two pages for proper list management */
  80. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  81. #define MAX_ASYNC_PAYLOAD 4096
  82. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  83. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  84. struct ar_context {
  85. struct fw_ohci *ohci;
  86. struct page *pages[AR_BUFFERS];
  87. void *buffer;
  88. struct descriptor *descriptors;
  89. dma_addr_t descriptors_bus;
  90. void *pointer;
  91. unsigned int last_buffer_index;
  92. u32 regs;
  93. struct tasklet_struct tasklet;
  94. };
  95. struct context;
  96. typedef int (*descriptor_callback_t)(struct context *ctx,
  97. struct descriptor *d,
  98. struct descriptor *last);
  99. /*
  100. * A buffer that contains a block of DMA-able coherent memory used for
  101. * storing a portion of a DMA descriptor program.
  102. */
  103. struct descriptor_buffer {
  104. struct list_head list;
  105. dma_addr_t buffer_bus;
  106. size_t buffer_size;
  107. size_t used;
  108. struct descriptor buffer[0];
  109. };
  110. struct context {
  111. struct fw_ohci *ohci;
  112. u32 regs;
  113. int total_allocation;
  114. bool running;
  115. bool flushing;
  116. /*
  117. * List of page-sized buffers for storing DMA descriptors.
  118. * Head of list contains buffers in use and tail of list contains
  119. * free buffers.
  120. */
  121. struct list_head buffer_list;
  122. /*
  123. * Pointer to a buffer inside buffer_list that contains the tail
  124. * end of the current DMA program.
  125. */
  126. struct descriptor_buffer *buffer_tail;
  127. /*
  128. * The descriptor containing the branch address of the first
  129. * descriptor that has not yet been filled by the device.
  130. */
  131. struct descriptor *last;
  132. /*
  133. * The last descriptor in the DMA program. It contains the branch
  134. * address that must be updated upon appending a new descriptor.
  135. */
  136. struct descriptor *prev;
  137. descriptor_callback_t callback;
  138. struct tasklet_struct tasklet;
  139. };
  140. #define IT_HEADER_SY(v) ((v) << 0)
  141. #define IT_HEADER_TCODE(v) ((v) << 4)
  142. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  143. #define IT_HEADER_TAG(v) ((v) << 14)
  144. #define IT_HEADER_SPEED(v) ((v) << 16)
  145. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  146. struct iso_context {
  147. struct fw_iso_context base;
  148. struct context context;
  149. int excess_bytes;
  150. void *header;
  151. size_t header_length;
  152. u8 sync;
  153. u8 tags;
  154. };
  155. #define CONFIG_ROM_SIZE 1024
  156. struct fw_ohci {
  157. struct fw_card card;
  158. __iomem char *registers;
  159. int node_id;
  160. int generation;
  161. int request_generation; /* for timestamping incoming requests */
  162. unsigned quirks;
  163. unsigned int pri_req_max;
  164. u32 bus_time;
  165. bool is_root;
  166. bool csr_state_setclear_abdicate;
  167. int n_ir;
  168. int n_it;
  169. /*
  170. * Spinlock for accessing fw_ohci data. Never call out of
  171. * this driver with this lock held.
  172. */
  173. spinlock_t lock;
  174. struct mutex phy_reg_mutex;
  175. void *misc_buffer;
  176. dma_addr_t misc_buffer_bus;
  177. struct ar_context ar_request_ctx;
  178. struct ar_context ar_response_ctx;
  179. struct context at_request_ctx;
  180. struct context at_response_ctx;
  181. u32 it_context_support;
  182. u32 it_context_mask; /* unoccupied IT contexts */
  183. struct iso_context *it_context_list;
  184. u64 ir_context_channels; /* unoccupied channels */
  185. u32 ir_context_support;
  186. u32 ir_context_mask; /* unoccupied IR contexts */
  187. struct iso_context *ir_context_list;
  188. u64 mc_channels; /* channels in use by the multichannel IR context */
  189. bool mc_allocated;
  190. __be32 *config_rom;
  191. dma_addr_t config_rom_bus;
  192. __be32 *next_config_rom;
  193. dma_addr_t next_config_rom_bus;
  194. __be32 next_header;
  195. __le32 *self_id_cpu;
  196. dma_addr_t self_id_bus;
  197. struct tasklet_struct bus_reset_tasklet;
  198. u32 self_id_buffer[512];
  199. };
  200. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  201. {
  202. return container_of(card, struct fw_ohci, card);
  203. }
  204. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  205. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  206. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  207. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  208. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  209. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  210. #define CONTEXT_RUN 0x8000
  211. #define CONTEXT_WAKE 0x1000
  212. #define CONTEXT_DEAD 0x0800
  213. #define CONTEXT_ACTIVE 0x0400
  214. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  215. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  216. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  217. #define OHCI1394_REGISTER_SIZE 0x800
  218. #define OHCI_LOOP_COUNT 500
  219. #define OHCI1394_PCI_HCI_Control 0x40
  220. #define SELF_ID_BUF_SIZE 0x800
  221. #define OHCI_TCODE_PHY_PACKET 0x0e
  222. #define OHCI_VERSION_1_1 0x010010
  223. static char ohci_driver_name[] = KBUILD_MODNAME;
  224. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  225. #define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
  226. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  227. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  228. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  229. #define QUIRK_CYCLE_TIMER 1
  230. #define QUIRK_RESET_PACKET 2
  231. #define QUIRK_BE_HEADERS 4
  232. #define QUIRK_NO_1394A 8
  233. #define QUIRK_NO_MSI 16
  234. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  235. static const struct {
  236. unsigned short vendor, device, revision, flags;
  237. } ohci_quirks[] = {
  238. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  239. QUIRK_CYCLE_TIMER},
  240. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  241. QUIRK_BE_HEADERS},
  242. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  243. QUIRK_NO_MSI},
  244. {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
  245. QUIRK_RESET_PACKET},
  246. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  247. QUIRK_NO_MSI},
  248. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  249. QUIRK_CYCLE_TIMER},
  250. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  251. QUIRK_NO_MSI},
  252. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  253. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  254. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  255. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  256. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  257. QUIRK_RESET_PACKET},
  258. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  259. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  260. };
  261. /* This overrides anything that was found in ohci_quirks[]. */
  262. static int param_quirks;
  263. module_param_named(quirks, param_quirks, int, 0644);
  264. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  265. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  266. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  267. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  268. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  269. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  270. ")");
  271. #define OHCI_PARAM_DEBUG_AT_AR 1
  272. #define OHCI_PARAM_DEBUG_SELFIDS 2
  273. #define OHCI_PARAM_DEBUG_IRQS 4
  274. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  275. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  276. static int param_debug;
  277. module_param_named(debug, param_debug, int, 0644);
  278. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  279. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  280. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  281. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  282. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  283. ", or a combination, or all = -1)");
  284. static void log_irqs(u32 evt)
  285. {
  286. if (likely(!(param_debug &
  287. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  288. return;
  289. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  290. !(evt & OHCI1394_busReset))
  291. return;
  292. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  293. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  294. evt & OHCI1394_RQPkt ? " AR_req" : "",
  295. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  296. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  297. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  298. evt & OHCI1394_isochRx ? " IR" : "",
  299. evt & OHCI1394_isochTx ? " IT" : "",
  300. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  301. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  302. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  303. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  304. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  305. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  306. evt & OHCI1394_busReset ? " busReset" : "",
  307. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  308. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  309. OHCI1394_respTxComplete | OHCI1394_isochRx |
  310. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  311. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  312. OHCI1394_cycleInconsistent |
  313. OHCI1394_regAccessFail | OHCI1394_busReset)
  314. ? " ?" : "");
  315. }
  316. static const char *speed[] = {
  317. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  318. };
  319. static const char *power[] = {
  320. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  321. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  322. };
  323. static const char port[] = { '.', '-', 'p', 'c', };
  324. static char _p(u32 *s, int shift)
  325. {
  326. return port[*s >> shift & 3];
  327. }
  328. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  329. {
  330. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  331. return;
  332. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  333. self_id_count, generation, node_id);
  334. for (; self_id_count--; ++s)
  335. if ((*s & 1 << 23) == 0)
  336. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  337. "%s gc=%d %s %s%s%s\n",
  338. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  339. speed[*s >> 14 & 3], *s >> 16 & 63,
  340. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  341. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  342. else
  343. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  344. *s, *s >> 24 & 63,
  345. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  346. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  347. }
  348. static const char *evts[] = {
  349. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  350. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  351. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  352. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  353. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  354. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  355. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  356. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  357. [0x10] = "-reserved-", [0x11] = "ack_complete",
  358. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  359. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  360. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  361. [0x18] = "-reserved-", [0x19] = "-reserved-",
  362. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  363. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  364. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  365. [0x20] = "pending/cancelled",
  366. };
  367. static const char *tcodes[] = {
  368. [0x0] = "QW req", [0x1] = "BW req",
  369. [0x2] = "W resp", [0x3] = "-reserved-",
  370. [0x4] = "QR req", [0x5] = "BR req",
  371. [0x6] = "QR resp", [0x7] = "BR resp",
  372. [0x8] = "cycle start", [0x9] = "Lk req",
  373. [0xa] = "async stream packet", [0xb] = "Lk resp",
  374. [0xc] = "-reserved-", [0xd] = "-reserved-",
  375. [0xe] = "link internal", [0xf] = "-reserved-",
  376. };
  377. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  378. {
  379. int tcode = header[0] >> 4 & 0xf;
  380. char specific[12];
  381. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  382. return;
  383. if (unlikely(evt >= ARRAY_SIZE(evts)))
  384. evt = 0x1f;
  385. if (evt == OHCI1394_evt_bus_reset) {
  386. fw_notify("A%c evt_bus_reset, generation %d\n",
  387. dir, (header[2] >> 16) & 0xff);
  388. return;
  389. }
  390. switch (tcode) {
  391. case 0x0: case 0x6: case 0x8:
  392. snprintf(specific, sizeof(specific), " = %08x",
  393. be32_to_cpu((__force __be32)header[3]));
  394. break;
  395. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  396. snprintf(specific, sizeof(specific), " %x,%x",
  397. header[3] >> 16, header[3] & 0xffff);
  398. break;
  399. default:
  400. specific[0] = '\0';
  401. }
  402. switch (tcode) {
  403. case 0xa:
  404. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  405. break;
  406. case 0xe:
  407. fw_notify("A%c %s, PHY %08x %08x\n",
  408. dir, evts[evt], header[1], header[2]);
  409. break;
  410. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  411. fw_notify("A%c spd %x tl %02x, "
  412. "%04x -> %04x, %s, "
  413. "%s, %04x%08x%s\n",
  414. dir, speed, header[0] >> 10 & 0x3f,
  415. header[1] >> 16, header[0] >> 16, evts[evt],
  416. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  417. break;
  418. default:
  419. fw_notify("A%c spd %x tl %02x, "
  420. "%04x -> %04x, %s, "
  421. "%s%s\n",
  422. dir, speed, header[0] >> 10 & 0x3f,
  423. header[1] >> 16, header[0] >> 16, evts[evt],
  424. tcodes[tcode], specific);
  425. }
  426. }
  427. #else
  428. #define param_debug 0
  429. static inline void log_irqs(u32 evt) {}
  430. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  431. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  432. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  433. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  434. {
  435. writel(data, ohci->registers + offset);
  436. }
  437. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  438. {
  439. return readl(ohci->registers + offset);
  440. }
  441. static inline void flush_writes(const struct fw_ohci *ohci)
  442. {
  443. /* Do a dummy read to flush writes. */
  444. reg_read(ohci, OHCI1394_Version);
  445. }
  446. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  447. {
  448. u32 val;
  449. int i;
  450. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  451. for (i = 0; i < 3 + 100; i++) {
  452. val = reg_read(ohci, OHCI1394_PhyControl);
  453. if (val & OHCI1394_PhyControl_ReadDone)
  454. return OHCI1394_PhyControl_ReadData(val);
  455. /*
  456. * Try a few times without waiting. Sleeping is necessary
  457. * only when the link/PHY interface is busy.
  458. */
  459. if (i >= 3)
  460. msleep(1);
  461. }
  462. fw_error("failed to read phy reg\n");
  463. return -EBUSY;
  464. }
  465. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  466. {
  467. int i;
  468. reg_write(ohci, OHCI1394_PhyControl,
  469. OHCI1394_PhyControl_Write(addr, val));
  470. for (i = 0; i < 3 + 100; i++) {
  471. val = reg_read(ohci, OHCI1394_PhyControl);
  472. if (!(val & OHCI1394_PhyControl_WritePending))
  473. return 0;
  474. if (i >= 3)
  475. msleep(1);
  476. }
  477. fw_error("failed to write phy reg\n");
  478. return -EBUSY;
  479. }
  480. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  481. int clear_bits, int set_bits)
  482. {
  483. int ret = read_phy_reg(ohci, addr);
  484. if (ret < 0)
  485. return ret;
  486. /*
  487. * The interrupt status bits are cleared by writing a one bit.
  488. * Avoid clearing them unless explicitly requested in set_bits.
  489. */
  490. if (addr == 5)
  491. clear_bits |= PHY_INT_STATUS_BITS;
  492. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  493. }
  494. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  495. {
  496. int ret;
  497. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  498. if (ret < 0)
  499. return ret;
  500. return read_phy_reg(ohci, addr);
  501. }
  502. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  503. {
  504. struct fw_ohci *ohci = fw_ohci(card);
  505. int ret;
  506. mutex_lock(&ohci->phy_reg_mutex);
  507. ret = read_phy_reg(ohci, addr);
  508. mutex_unlock(&ohci->phy_reg_mutex);
  509. return ret;
  510. }
  511. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  512. int clear_bits, int set_bits)
  513. {
  514. struct fw_ohci *ohci = fw_ohci(card);
  515. int ret;
  516. mutex_lock(&ohci->phy_reg_mutex);
  517. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  518. mutex_unlock(&ohci->phy_reg_mutex);
  519. return ret;
  520. }
  521. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  522. {
  523. return page_private(ctx->pages[i]);
  524. }
  525. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  526. {
  527. struct descriptor *d;
  528. d = &ctx->descriptors[index];
  529. d->branch_address &= cpu_to_le32(~0xf);
  530. d->res_count = cpu_to_le16(PAGE_SIZE);
  531. d->transfer_status = 0;
  532. wmb(); /* finish init of new descriptors before branch_address update */
  533. d = &ctx->descriptors[ctx->last_buffer_index];
  534. d->branch_address |= cpu_to_le32(1);
  535. ctx->last_buffer_index = index;
  536. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  537. flush_writes(ctx->ohci);
  538. }
  539. static void ar_context_release(struct ar_context *ctx)
  540. {
  541. unsigned int i;
  542. if (ctx->buffer)
  543. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  544. for (i = 0; i < AR_BUFFERS; i++)
  545. if (ctx->pages[i]) {
  546. dma_unmap_page(ctx->ohci->card.device,
  547. ar_buffer_bus(ctx, i),
  548. PAGE_SIZE, DMA_FROM_DEVICE);
  549. __free_page(ctx->pages[i]);
  550. }
  551. }
  552. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  553. {
  554. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  555. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  556. flush_writes(ctx->ohci);
  557. fw_error("AR error: %s; DMA stopped\n", error_msg);
  558. }
  559. /* FIXME: restart? */
  560. }
  561. static inline unsigned int ar_next_buffer_index(unsigned int index)
  562. {
  563. return (index + 1) % AR_BUFFERS;
  564. }
  565. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  566. {
  567. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  568. }
  569. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  570. {
  571. return ar_next_buffer_index(ctx->last_buffer_index);
  572. }
  573. /*
  574. * We search for the buffer that contains the last AR packet DMA data written
  575. * by the controller.
  576. */
  577. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  578. unsigned int *buffer_offset)
  579. {
  580. unsigned int i, next_i, last = ctx->last_buffer_index;
  581. __le16 res_count, next_res_count;
  582. i = ar_first_buffer_index(ctx);
  583. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  584. /* A buffer that is not yet completely filled must be the last one. */
  585. while (i != last && res_count == 0) {
  586. /* Peek at the next descriptor. */
  587. next_i = ar_next_buffer_index(i);
  588. rmb(); /* read descriptors in order */
  589. next_res_count = ACCESS_ONCE(
  590. ctx->descriptors[next_i].res_count);
  591. /*
  592. * If the next descriptor is still empty, we must stop at this
  593. * descriptor.
  594. */
  595. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  596. /*
  597. * The exception is when the DMA data for one packet is
  598. * split over three buffers; in this case, the middle
  599. * buffer's descriptor might be never updated by the
  600. * controller and look still empty, and we have to peek
  601. * at the third one.
  602. */
  603. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  604. next_i = ar_next_buffer_index(next_i);
  605. rmb();
  606. next_res_count = ACCESS_ONCE(
  607. ctx->descriptors[next_i].res_count);
  608. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  609. goto next_buffer_is_active;
  610. }
  611. break;
  612. }
  613. next_buffer_is_active:
  614. i = next_i;
  615. res_count = next_res_count;
  616. }
  617. rmb(); /* read res_count before the DMA data */
  618. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  619. if (*buffer_offset > PAGE_SIZE) {
  620. *buffer_offset = 0;
  621. ar_context_abort(ctx, "corrupted descriptor");
  622. }
  623. return i;
  624. }
  625. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  626. unsigned int end_buffer_index,
  627. unsigned int end_buffer_offset)
  628. {
  629. unsigned int i;
  630. i = ar_first_buffer_index(ctx);
  631. while (i != end_buffer_index) {
  632. dma_sync_single_for_cpu(ctx->ohci->card.device,
  633. ar_buffer_bus(ctx, i),
  634. PAGE_SIZE, DMA_FROM_DEVICE);
  635. i = ar_next_buffer_index(i);
  636. }
  637. if (end_buffer_offset > 0)
  638. dma_sync_single_for_cpu(ctx->ohci->card.device,
  639. ar_buffer_bus(ctx, i),
  640. end_buffer_offset, DMA_FROM_DEVICE);
  641. }
  642. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  643. #define cond_le32_to_cpu(v) \
  644. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  645. #else
  646. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  647. #endif
  648. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  649. {
  650. struct fw_ohci *ohci = ctx->ohci;
  651. struct fw_packet p;
  652. u32 status, length, tcode;
  653. int evt;
  654. p.header[0] = cond_le32_to_cpu(buffer[0]);
  655. p.header[1] = cond_le32_to_cpu(buffer[1]);
  656. p.header[2] = cond_le32_to_cpu(buffer[2]);
  657. tcode = (p.header[0] >> 4) & 0x0f;
  658. switch (tcode) {
  659. case TCODE_WRITE_QUADLET_REQUEST:
  660. case TCODE_READ_QUADLET_RESPONSE:
  661. p.header[3] = (__force __u32) buffer[3];
  662. p.header_length = 16;
  663. p.payload_length = 0;
  664. break;
  665. case TCODE_READ_BLOCK_REQUEST :
  666. p.header[3] = cond_le32_to_cpu(buffer[3]);
  667. p.header_length = 16;
  668. p.payload_length = 0;
  669. break;
  670. case TCODE_WRITE_BLOCK_REQUEST:
  671. case TCODE_READ_BLOCK_RESPONSE:
  672. case TCODE_LOCK_REQUEST:
  673. case TCODE_LOCK_RESPONSE:
  674. p.header[3] = cond_le32_to_cpu(buffer[3]);
  675. p.header_length = 16;
  676. p.payload_length = p.header[3] >> 16;
  677. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  678. ar_context_abort(ctx, "invalid packet length");
  679. return NULL;
  680. }
  681. break;
  682. case TCODE_WRITE_RESPONSE:
  683. case TCODE_READ_QUADLET_REQUEST:
  684. case OHCI_TCODE_PHY_PACKET:
  685. p.header_length = 12;
  686. p.payload_length = 0;
  687. break;
  688. default:
  689. ar_context_abort(ctx, "invalid tcode");
  690. return NULL;
  691. }
  692. p.payload = (void *) buffer + p.header_length;
  693. /* FIXME: What to do about evt_* errors? */
  694. length = (p.header_length + p.payload_length + 3) / 4;
  695. status = cond_le32_to_cpu(buffer[length]);
  696. evt = (status >> 16) & 0x1f;
  697. p.ack = evt - 16;
  698. p.speed = (status >> 21) & 0x7;
  699. p.timestamp = status & 0xffff;
  700. p.generation = ohci->request_generation;
  701. log_ar_at_event('R', p.speed, p.header, evt);
  702. /*
  703. * Several controllers, notably from NEC and VIA, forget to
  704. * write ack_complete status at PHY packet reception.
  705. */
  706. if (evt == OHCI1394_evt_no_status &&
  707. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  708. p.ack = ACK_COMPLETE;
  709. /*
  710. * The OHCI bus reset handler synthesizes a PHY packet with
  711. * the new generation number when a bus reset happens (see
  712. * section 8.4.2.3). This helps us determine when a request
  713. * was received and make sure we send the response in the same
  714. * generation. We only need this for requests; for responses
  715. * we use the unique tlabel for finding the matching
  716. * request.
  717. *
  718. * Alas some chips sometimes emit bus reset packets with a
  719. * wrong generation. We set the correct generation for these
  720. * at a slightly incorrect time (in bus_reset_tasklet).
  721. */
  722. if (evt == OHCI1394_evt_bus_reset) {
  723. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  724. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  725. } else if (ctx == &ohci->ar_request_ctx) {
  726. fw_core_handle_request(&ohci->card, &p);
  727. } else {
  728. fw_core_handle_response(&ohci->card, &p);
  729. }
  730. return buffer + length + 1;
  731. }
  732. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  733. {
  734. void *next;
  735. while (p < end) {
  736. next = handle_ar_packet(ctx, p);
  737. if (!next)
  738. return p;
  739. p = next;
  740. }
  741. return p;
  742. }
  743. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  744. {
  745. unsigned int i;
  746. i = ar_first_buffer_index(ctx);
  747. while (i != end_buffer) {
  748. dma_sync_single_for_device(ctx->ohci->card.device,
  749. ar_buffer_bus(ctx, i),
  750. PAGE_SIZE, DMA_FROM_DEVICE);
  751. ar_context_link_page(ctx, i);
  752. i = ar_next_buffer_index(i);
  753. }
  754. }
  755. static void ar_context_tasklet(unsigned long data)
  756. {
  757. struct ar_context *ctx = (struct ar_context *)data;
  758. unsigned int end_buffer_index, end_buffer_offset;
  759. void *p, *end;
  760. p = ctx->pointer;
  761. if (!p)
  762. return;
  763. end_buffer_index = ar_search_last_active_buffer(ctx,
  764. &end_buffer_offset);
  765. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  766. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  767. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  768. /*
  769. * The filled part of the overall buffer wraps around; handle
  770. * all packets up to the buffer end here. If the last packet
  771. * wraps around, its tail will be visible after the buffer end
  772. * because the buffer start pages are mapped there again.
  773. */
  774. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  775. p = handle_ar_packets(ctx, p, buffer_end);
  776. if (p < buffer_end)
  777. goto error;
  778. /* adjust p to point back into the actual buffer */
  779. p -= AR_BUFFERS * PAGE_SIZE;
  780. }
  781. p = handle_ar_packets(ctx, p, end);
  782. if (p != end) {
  783. if (p > end)
  784. ar_context_abort(ctx, "inconsistent descriptor");
  785. goto error;
  786. }
  787. ctx->pointer = p;
  788. ar_recycle_buffers(ctx, end_buffer_index);
  789. return;
  790. error:
  791. ctx->pointer = NULL;
  792. }
  793. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  794. unsigned int descriptors_offset, u32 regs)
  795. {
  796. unsigned int i;
  797. dma_addr_t dma_addr;
  798. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  799. struct descriptor *d;
  800. ctx->regs = regs;
  801. ctx->ohci = ohci;
  802. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  803. for (i = 0; i < AR_BUFFERS; i++) {
  804. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  805. if (!ctx->pages[i])
  806. goto out_of_memory;
  807. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  808. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  809. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  810. __free_page(ctx->pages[i]);
  811. ctx->pages[i] = NULL;
  812. goto out_of_memory;
  813. }
  814. set_page_private(ctx->pages[i], dma_addr);
  815. }
  816. for (i = 0; i < AR_BUFFERS; i++)
  817. pages[i] = ctx->pages[i];
  818. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  819. pages[AR_BUFFERS + i] = ctx->pages[i];
  820. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  821. -1, PAGE_KERNEL);
  822. if (!ctx->buffer)
  823. goto out_of_memory;
  824. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  825. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  826. for (i = 0; i < AR_BUFFERS; i++) {
  827. d = &ctx->descriptors[i];
  828. d->req_count = cpu_to_le16(PAGE_SIZE);
  829. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  830. DESCRIPTOR_STATUS |
  831. DESCRIPTOR_BRANCH_ALWAYS);
  832. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  833. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  834. ar_next_buffer_index(i) * sizeof(struct descriptor));
  835. }
  836. return 0;
  837. out_of_memory:
  838. ar_context_release(ctx);
  839. return -ENOMEM;
  840. }
  841. static void ar_context_run(struct ar_context *ctx)
  842. {
  843. unsigned int i;
  844. for (i = 0; i < AR_BUFFERS; i++)
  845. ar_context_link_page(ctx, i);
  846. ctx->pointer = ctx->buffer;
  847. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  848. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  849. flush_writes(ctx->ohci);
  850. }
  851. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  852. {
  853. __le16 branch;
  854. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  855. /* figure out which descriptor the branch address goes in */
  856. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  857. return d;
  858. else
  859. return d + z - 1;
  860. }
  861. static void context_tasklet(unsigned long data)
  862. {
  863. struct context *ctx = (struct context *) data;
  864. struct descriptor *d, *last;
  865. u32 address;
  866. int z;
  867. struct descriptor_buffer *desc;
  868. desc = list_entry(ctx->buffer_list.next,
  869. struct descriptor_buffer, list);
  870. last = ctx->last;
  871. while (last->branch_address != 0) {
  872. struct descriptor_buffer *old_desc = desc;
  873. address = le32_to_cpu(last->branch_address);
  874. z = address & 0xf;
  875. address &= ~0xf;
  876. /* If the branch address points to a buffer outside of the
  877. * current buffer, advance to the next buffer. */
  878. if (address < desc->buffer_bus ||
  879. address >= desc->buffer_bus + desc->used)
  880. desc = list_entry(desc->list.next,
  881. struct descriptor_buffer, list);
  882. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  883. last = find_branch_descriptor(d, z);
  884. if (!ctx->callback(ctx, d, last))
  885. break;
  886. if (old_desc != desc) {
  887. /* If we've advanced to the next buffer, move the
  888. * previous buffer to the free list. */
  889. unsigned long flags;
  890. old_desc->used = 0;
  891. spin_lock_irqsave(&ctx->ohci->lock, flags);
  892. list_move_tail(&old_desc->list, &ctx->buffer_list);
  893. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  894. }
  895. ctx->last = last;
  896. }
  897. }
  898. /*
  899. * Allocate a new buffer and add it to the list of free buffers for this
  900. * context. Must be called with ohci->lock held.
  901. */
  902. static int context_add_buffer(struct context *ctx)
  903. {
  904. struct descriptor_buffer *desc;
  905. dma_addr_t uninitialized_var(bus_addr);
  906. int offset;
  907. /*
  908. * 16MB of descriptors should be far more than enough for any DMA
  909. * program. This will catch run-away userspace or DoS attacks.
  910. */
  911. if (ctx->total_allocation >= 16*1024*1024)
  912. return -ENOMEM;
  913. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  914. &bus_addr, GFP_ATOMIC);
  915. if (!desc)
  916. return -ENOMEM;
  917. offset = (void *)&desc->buffer - (void *)desc;
  918. desc->buffer_size = PAGE_SIZE - offset;
  919. desc->buffer_bus = bus_addr + offset;
  920. desc->used = 0;
  921. list_add_tail(&desc->list, &ctx->buffer_list);
  922. ctx->total_allocation += PAGE_SIZE;
  923. return 0;
  924. }
  925. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  926. u32 regs, descriptor_callback_t callback)
  927. {
  928. ctx->ohci = ohci;
  929. ctx->regs = regs;
  930. ctx->total_allocation = 0;
  931. INIT_LIST_HEAD(&ctx->buffer_list);
  932. if (context_add_buffer(ctx) < 0)
  933. return -ENOMEM;
  934. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  935. struct descriptor_buffer, list);
  936. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  937. ctx->callback = callback;
  938. /*
  939. * We put a dummy descriptor in the buffer that has a NULL
  940. * branch address and looks like it's been sent. That way we
  941. * have a descriptor to append DMA programs to.
  942. */
  943. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  944. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  945. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  946. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  947. ctx->last = ctx->buffer_tail->buffer;
  948. ctx->prev = ctx->buffer_tail->buffer;
  949. return 0;
  950. }
  951. static void context_release(struct context *ctx)
  952. {
  953. struct fw_card *card = &ctx->ohci->card;
  954. struct descriptor_buffer *desc, *tmp;
  955. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  956. dma_free_coherent(card->device, PAGE_SIZE, desc,
  957. desc->buffer_bus -
  958. ((void *)&desc->buffer - (void *)desc));
  959. }
  960. /* Must be called with ohci->lock held */
  961. static struct descriptor *context_get_descriptors(struct context *ctx,
  962. int z, dma_addr_t *d_bus)
  963. {
  964. struct descriptor *d = NULL;
  965. struct descriptor_buffer *desc = ctx->buffer_tail;
  966. if (z * sizeof(*d) > desc->buffer_size)
  967. return NULL;
  968. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  969. /* No room for the descriptor in this buffer, so advance to the
  970. * next one. */
  971. if (desc->list.next == &ctx->buffer_list) {
  972. /* If there is no free buffer next in the list,
  973. * allocate one. */
  974. if (context_add_buffer(ctx) < 0)
  975. return NULL;
  976. }
  977. desc = list_entry(desc->list.next,
  978. struct descriptor_buffer, list);
  979. ctx->buffer_tail = desc;
  980. }
  981. d = desc->buffer + desc->used / sizeof(*d);
  982. memset(d, 0, z * sizeof(*d));
  983. *d_bus = desc->buffer_bus + desc->used;
  984. return d;
  985. }
  986. static void context_run(struct context *ctx, u32 extra)
  987. {
  988. struct fw_ohci *ohci = ctx->ohci;
  989. reg_write(ohci, COMMAND_PTR(ctx->regs),
  990. le32_to_cpu(ctx->last->branch_address));
  991. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  992. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  993. ctx->running = true;
  994. flush_writes(ohci);
  995. }
  996. static void context_append(struct context *ctx,
  997. struct descriptor *d, int z, int extra)
  998. {
  999. dma_addr_t d_bus;
  1000. struct descriptor_buffer *desc = ctx->buffer_tail;
  1001. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1002. desc->used += (z + extra) * sizeof(*d);
  1003. wmb(); /* finish init of new descriptors before branch_address update */
  1004. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1005. ctx->prev = find_branch_descriptor(d, z);
  1006. }
  1007. static void context_stop(struct context *ctx)
  1008. {
  1009. u32 reg;
  1010. int i;
  1011. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1012. ctx->running = false;
  1013. flush_writes(ctx->ohci);
  1014. for (i = 0; i < 10; i++) {
  1015. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1016. if ((reg & CONTEXT_ACTIVE) == 0)
  1017. return;
  1018. mdelay(1);
  1019. }
  1020. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1021. }
  1022. struct driver_data {
  1023. u8 inline_data[8];
  1024. struct fw_packet *packet;
  1025. };
  1026. /*
  1027. * This function apppends a packet to the DMA queue for transmission.
  1028. * Must always be called with the ochi->lock held to ensure proper
  1029. * generation handling and locking around packet queue manipulation.
  1030. */
  1031. static int at_context_queue_packet(struct context *ctx,
  1032. struct fw_packet *packet)
  1033. {
  1034. struct fw_ohci *ohci = ctx->ohci;
  1035. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1036. struct driver_data *driver_data;
  1037. struct descriptor *d, *last;
  1038. __le32 *header;
  1039. int z, tcode;
  1040. d = context_get_descriptors(ctx, 4, &d_bus);
  1041. if (d == NULL) {
  1042. packet->ack = RCODE_SEND_ERROR;
  1043. return -1;
  1044. }
  1045. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1046. d[0].res_count = cpu_to_le16(packet->timestamp);
  1047. /*
  1048. * The DMA format for asyncronous link packets is different
  1049. * from the IEEE1394 layout, so shift the fields around
  1050. * accordingly.
  1051. */
  1052. tcode = (packet->header[0] >> 4) & 0x0f;
  1053. header = (__le32 *) &d[1];
  1054. switch (tcode) {
  1055. case TCODE_WRITE_QUADLET_REQUEST:
  1056. case TCODE_WRITE_BLOCK_REQUEST:
  1057. case TCODE_WRITE_RESPONSE:
  1058. case TCODE_READ_QUADLET_REQUEST:
  1059. case TCODE_READ_BLOCK_REQUEST:
  1060. case TCODE_READ_QUADLET_RESPONSE:
  1061. case TCODE_READ_BLOCK_RESPONSE:
  1062. case TCODE_LOCK_REQUEST:
  1063. case TCODE_LOCK_RESPONSE:
  1064. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1065. (packet->speed << 16));
  1066. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1067. (packet->header[0] & 0xffff0000));
  1068. header[2] = cpu_to_le32(packet->header[2]);
  1069. if (TCODE_IS_BLOCK_PACKET(tcode))
  1070. header[3] = cpu_to_le32(packet->header[3]);
  1071. else
  1072. header[3] = (__force __le32) packet->header[3];
  1073. d[0].req_count = cpu_to_le16(packet->header_length);
  1074. break;
  1075. case TCODE_LINK_INTERNAL:
  1076. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1077. (packet->speed << 16));
  1078. header[1] = cpu_to_le32(packet->header[1]);
  1079. header[2] = cpu_to_le32(packet->header[2]);
  1080. d[0].req_count = cpu_to_le16(12);
  1081. if (is_ping_packet(&packet->header[1]))
  1082. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1083. break;
  1084. case TCODE_STREAM_DATA:
  1085. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1086. (packet->speed << 16));
  1087. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1088. d[0].req_count = cpu_to_le16(8);
  1089. break;
  1090. default:
  1091. /* BUG(); */
  1092. packet->ack = RCODE_SEND_ERROR;
  1093. return -1;
  1094. }
  1095. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1096. driver_data = (struct driver_data *) &d[3];
  1097. driver_data->packet = packet;
  1098. packet->driver_data = driver_data;
  1099. if (packet->payload_length > 0) {
  1100. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1101. payload_bus = dma_map_single(ohci->card.device,
  1102. packet->payload,
  1103. packet->payload_length,
  1104. DMA_TO_DEVICE);
  1105. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1106. packet->ack = RCODE_SEND_ERROR;
  1107. return -1;
  1108. }
  1109. packet->payload_bus = payload_bus;
  1110. packet->payload_mapped = true;
  1111. } else {
  1112. memcpy(driver_data->inline_data, packet->payload,
  1113. packet->payload_length);
  1114. payload_bus = d_bus + 3 * sizeof(*d);
  1115. }
  1116. d[2].req_count = cpu_to_le16(packet->payload_length);
  1117. d[2].data_address = cpu_to_le32(payload_bus);
  1118. last = &d[2];
  1119. z = 3;
  1120. } else {
  1121. last = &d[0];
  1122. z = 2;
  1123. }
  1124. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1125. DESCRIPTOR_IRQ_ALWAYS |
  1126. DESCRIPTOR_BRANCH_ALWAYS);
  1127. /* FIXME: Document how the locking works. */
  1128. if (ohci->generation != packet->generation) {
  1129. if (packet->payload_mapped)
  1130. dma_unmap_single(ohci->card.device, payload_bus,
  1131. packet->payload_length, DMA_TO_DEVICE);
  1132. packet->ack = RCODE_GENERATION;
  1133. return -1;
  1134. }
  1135. context_append(ctx, d, z, 4 - z);
  1136. if (ctx->running) {
  1137. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1138. flush_writes(ohci);
  1139. } else {
  1140. context_run(ctx, 0);
  1141. }
  1142. return 0;
  1143. }
  1144. static void at_context_flush(struct context *ctx)
  1145. {
  1146. tasklet_disable(&ctx->tasklet);
  1147. ctx->flushing = true;
  1148. context_tasklet((unsigned long)ctx);
  1149. ctx->flushing = false;
  1150. tasklet_enable(&ctx->tasklet);
  1151. }
  1152. static int handle_at_packet(struct context *context,
  1153. struct descriptor *d,
  1154. struct descriptor *last)
  1155. {
  1156. struct driver_data *driver_data;
  1157. struct fw_packet *packet;
  1158. struct fw_ohci *ohci = context->ohci;
  1159. int evt;
  1160. if (last->transfer_status == 0 && !context->flushing)
  1161. /* This descriptor isn't done yet, stop iteration. */
  1162. return 0;
  1163. driver_data = (struct driver_data *) &d[3];
  1164. packet = driver_data->packet;
  1165. if (packet == NULL)
  1166. /* This packet was cancelled, just continue. */
  1167. return 1;
  1168. if (packet->payload_mapped)
  1169. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1170. packet->payload_length, DMA_TO_DEVICE);
  1171. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1172. packet->timestamp = le16_to_cpu(last->res_count);
  1173. log_ar_at_event('T', packet->speed, packet->header, evt);
  1174. switch (evt) {
  1175. case OHCI1394_evt_timeout:
  1176. /* Async response transmit timed out. */
  1177. packet->ack = RCODE_CANCELLED;
  1178. break;
  1179. case OHCI1394_evt_flushed:
  1180. /*
  1181. * The packet was flushed should give same error as
  1182. * when we try to use a stale generation count.
  1183. */
  1184. packet->ack = RCODE_GENERATION;
  1185. break;
  1186. case OHCI1394_evt_missing_ack:
  1187. if (context->flushing)
  1188. packet->ack = RCODE_GENERATION;
  1189. else {
  1190. /*
  1191. * Using a valid (current) generation count, but the
  1192. * node is not on the bus or not sending acks.
  1193. */
  1194. packet->ack = RCODE_NO_ACK;
  1195. }
  1196. break;
  1197. case ACK_COMPLETE + 0x10:
  1198. case ACK_PENDING + 0x10:
  1199. case ACK_BUSY_X + 0x10:
  1200. case ACK_BUSY_A + 0x10:
  1201. case ACK_BUSY_B + 0x10:
  1202. case ACK_DATA_ERROR + 0x10:
  1203. case ACK_TYPE_ERROR + 0x10:
  1204. packet->ack = evt - 0x10;
  1205. break;
  1206. case OHCI1394_evt_no_status:
  1207. if (context->flushing) {
  1208. packet->ack = RCODE_GENERATION;
  1209. break;
  1210. }
  1211. /* fall through */
  1212. default:
  1213. packet->ack = RCODE_SEND_ERROR;
  1214. break;
  1215. }
  1216. packet->callback(packet, &ohci->card, packet->ack);
  1217. return 1;
  1218. }
  1219. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1220. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1221. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1222. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1223. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1224. static void handle_local_rom(struct fw_ohci *ohci,
  1225. struct fw_packet *packet, u32 csr)
  1226. {
  1227. struct fw_packet response;
  1228. int tcode, length, i;
  1229. tcode = HEADER_GET_TCODE(packet->header[0]);
  1230. if (TCODE_IS_BLOCK_PACKET(tcode))
  1231. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1232. else
  1233. length = 4;
  1234. i = csr - CSR_CONFIG_ROM;
  1235. if (i + length > CONFIG_ROM_SIZE) {
  1236. fw_fill_response(&response, packet->header,
  1237. RCODE_ADDRESS_ERROR, NULL, 0);
  1238. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1239. fw_fill_response(&response, packet->header,
  1240. RCODE_TYPE_ERROR, NULL, 0);
  1241. } else {
  1242. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1243. (void *) ohci->config_rom + i, length);
  1244. }
  1245. fw_core_handle_response(&ohci->card, &response);
  1246. }
  1247. static void handle_local_lock(struct fw_ohci *ohci,
  1248. struct fw_packet *packet, u32 csr)
  1249. {
  1250. struct fw_packet response;
  1251. int tcode, length, ext_tcode, sel, try;
  1252. __be32 *payload, lock_old;
  1253. u32 lock_arg, lock_data;
  1254. tcode = HEADER_GET_TCODE(packet->header[0]);
  1255. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1256. payload = packet->payload;
  1257. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1258. if (tcode == TCODE_LOCK_REQUEST &&
  1259. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1260. lock_arg = be32_to_cpu(payload[0]);
  1261. lock_data = be32_to_cpu(payload[1]);
  1262. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1263. lock_arg = 0;
  1264. lock_data = 0;
  1265. } else {
  1266. fw_fill_response(&response, packet->header,
  1267. RCODE_TYPE_ERROR, NULL, 0);
  1268. goto out;
  1269. }
  1270. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1271. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1272. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1273. reg_write(ohci, OHCI1394_CSRControl, sel);
  1274. for (try = 0; try < 20; try++)
  1275. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1276. lock_old = cpu_to_be32(reg_read(ohci,
  1277. OHCI1394_CSRData));
  1278. fw_fill_response(&response, packet->header,
  1279. RCODE_COMPLETE,
  1280. &lock_old, sizeof(lock_old));
  1281. goto out;
  1282. }
  1283. fw_error("swap not done (CSR lock timeout)\n");
  1284. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1285. out:
  1286. fw_core_handle_response(&ohci->card, &response);
  1287. }
  1288. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1289. {
  1290. u64 offset, csr;
  1291. if (ctx == &ctx->ohci->at_request_ctx) {
  1292. packet->ack = ACK_PENDING;
  1293. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1294. }
  1295. offset =
  1296. ((unsigned long long)
  1297. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1298. packet->header[2];
  1299. csr = offset - CSR_REGISTER_BASE;
  1300. /* Handle config rom reads. */
  1301. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1302. handle_local_rom(ctx->ohci, packet, csr);
  1303. else switch (csr) {
  1304. case CSR_BUS_MANAGER_ID:
  1305. case CSR_BANDWIDTH_AVAILABLE:
  1306. case CSR_CHANNELS_AVAILABLE_HI:
  1307. case CSR_CHANNELS_AVAILABLE_LO:
  1308. handle_local_lock(ctx->ohci, packet, csr);
  1309. break;
  1310. default:
  1311. if (ctx == &ctx->ohci->at_request_ctx)
  1312. fw_core_handle_request(&ctx->ohci->card, packet);
  1313. else
  1314. fw_core_handle_response(&ctx->ohci->card, packet);
  1315. break;
  1316. }
  1317. if (ctx == &ctx->ohci->at_response_ctx) {
  1318. packet->ack = ACK_COMPLETE;
  1319. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1320. }
  1321. }
  1322. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1323. {
  1324. unsigned long flags;
  1325. int ret;
  1326. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1327. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1328. ctx->ohci->generation == packet->generation) {
  1329. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1330. handle_local_request(ctx, packet);
  1331. return;
  1332. }
  1333. ret = at_context_queue_packet(ctx, packet);
  1334. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1335. if (ret < 0)
  1336. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1337. }
  1338. static void detect_dead_context(struct fw_ohci *ohci,
  1339. const char *name, unsigned int regs)
  1340. {
  1341. u32 ctl;
  1342. ctl = reg_read(ohci, CONTROL_SET(regs));
  1343. if (ctl & CONTEXT_DEAD) {
  1344. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  1345. fw_error("DMA context %s has stopped, error code: %s\n",
  1346. name, evts[ctl & 0x1f]);
  1347. #else
  1348. fw_error("DMA context %s has stopped, error code: %#x\n",
  1349. name, ctl & 0x1f);
  1350. #endif
  1351. }
  1352. }
  1353. static void handle_dead_contexts(struct fw_ohci *ohci)
  1354. {
  1355. unsigned int i;
  1356. char name[8];
  1357. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1358. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1359. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1360. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1361. for (i = 0; i < 32; ++i) {
  1362. if (!(ohci->it_context_support & (1 << i)))
  1363. continue;
  1364. sprintf(name, "IT%u", i);
  1365. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1366. }
  1367. for (i = 0; i < 32; ++i) {
  1368. if (!(ohci->ir_context_support & (1 << i)))
  1369. continue;
  1370. sprintf(name, "IR%u", i);
  1371. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1372. }
  1373. /* TODO: maybe try to flush and restart the dead contexts */
  1374. }
  1375. static u32 cycle_timer_ticks(u32 cycle_timer)
  1376. {
  1377. u32 ticks;
  1378. ticks = cycle_timer & 0xfff;
  1379. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1380. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1381. return ticks;
  1382. }
  1383. /*
  1384. * Some controllers exhibit one or more of the following bugs when updating the
  1385. * iso cycle timer register:
  1386. * - When the lowest six bits are wrapping around to zero, a read that happens
  1387. * at the same time will return garbage in the lowest ten bits.
  1388. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1389. * not incremented for about 60 ns.
  1390. * - Occasionally, the entire register reads zero.
  1391. *
  1392. * To catch these, we read the register three times and ensure that the
  1393. * difference between each two consecutive reads is approximately the same, i.e.
  1394. * less than twice the other. Furthermore, any negative difference indicates an
  1395. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1396. * execute, so we have enough precision to compute the ratio of the differences.)
  1397. */
  1398. static u32 get_cycle_time(struct fw_ohci *ohci)
  1399. {
  1400. u32 c0, c1, c2;
  1401. u32 t0, t1, t2;
  1402. s32 diff01, diff12;
  1403. int i;
  1404. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1405. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1406. i = 0;
  1407. c1 = c2;
  1408. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1409. do {
  1410. c0 = c1;
  1411. c1 = c2;
  1412. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1413. t0 = cycle_timer_ticks(c0);
  1414. t1 = cycle_timer_ticks(c1);
  1415. t2 = cycle_timer_ticks(c2);
  1416. diff01 = t1 - t0;
  1417. diff12 = t2 - t1;
  1418. } while ((diff01 <= 0 || diff12 <= 0 ||
  1419. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1420. && i++ < 20);
  1421. }
  1422. return c2;
  1423. }
  1424. /*
  1425. * This function has to be called at least every 64 seconds. The bus_time
  1426. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1427. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1428. * changes in this bit.
  1429. */
  1430. static u32 update_bus_time(struct fw_ohci *ohci)
  1431. {
  1432. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1433. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1434. ohci->bus_time += 0x40;
  1435. return ohci->bus_time | cycle_time_seconds;
  1436. }
  1437. static void bus_reset_tasklet(unsigned long data)
  1438. {
  1439. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1440. int self_id_count, i, j, reg;
  1441. int generation, new_generation;
  1442. unsigned long flags;
  1443. void *free_rom = NULL;
  1444. dma_addr_t free_rom_bus = 0;
  1445. bool is_new_root;
  1446. reg = reg_read(ohci, OHCI1394_NodeID);
  1447. if (!(reg & OHCI1394_NodeID_idValid)) {
  1448. fw_notify("node ID not valid, new bus reset in progress\n");
  1449. return;
  1450. }
  1451. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1452. fw_notify("malconfigured bus\n");
  1453. return;
  1454. }
  1455. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1456. OHCI1394_NodeID_nodeNumber);
  1457. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1458. if (!(ohci->is_root && is_new_root))
  1459. reg_write(ohci, OHCI1394_LinkControlSet,
  1460. OHCI1394_LinkControl_cycleMaster);
  1461. ohci->is_root = is_new_root;
  1462. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1463. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1464. fw_notify("inconsistent self IDs\n");
  1465. return;
  1466. }
  1467. /*
  1468. * The count in the SelfIDCount register is the number of
  1469. * bytes in the self ID receive buffer. Since we also receive
  1470. * the inverted quadlets and a header quadlet, we shift one
  1471. * bit extra to get the actual number of self IDs.
  1472. */
  1473. self_id_count = (reg >> 3) & 0xff;
  1474. if (self_id_count == 0 || self_id_count > 252) {
  1475. fw_notify("inconsistent self IDs\n");
  1476. return;
  1477. }
  1478. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1479. rmb();
  1480. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1481. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1482. fw_notify("inconsistent self IDs\n");
  1483. return;
  1484. }
  1485. ohci->self_id_buffer[j] =
  1486. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1487. }
  1488. rmb();
  1489. /*
  1490. * Check the consistency of the self IDs we just read. The
  1491. * problem we face is that a new bus reset can start while we
  1492. * read out the self IDs from the DMA buffer. If this happens,
  1493. * the DMA buffer will be overwritten with new self IDs and we
  1494. * will read out inconsistent data. The OHCI specification
  1495. * (section 11.2) recommends a technique similar to
  1496. * linux/seqlock.h, where we remember the generation of the
  1497. * self IDs in the buffer before reading them out and compare
  1498. * it to the current generation after reading them out. If
  1499. * the two generations match we know we have a consistent set
  1500. * of self IDs.
  1501. */
  1502. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1503. if (new_generation != generation) {
  1504. fw_notify("recursive bus reset detected, "
  1505. "discarding self ids\n");
  1506. return;
  1507. }
  1508. /* FIXME: Document how the locking works. */
  1509. spin_lock_irqsave(&ohci->lock, flags);
  1510. ohci->generation = -1; /* prevent AT packet queueing */
  1511. context_stop(&ohci->at_request_ctx);
  1512. context_stop(&ohci->at_response_ctx);
  1513. spin_unlock_irqrestore(&ohci->lock, flags);
  1514. /*
  1515. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1516. * packets in the AT queues and software needs to drain them.
  1517. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1518. */
  1519. at_context_flush(&ohci->at_request_ctx);
  1520. at_context_flush(&ohci->at_response_ctx);
  1521. spin_lock_irqsave(&ohci->lock, flags);
  1522. ohci->generation = generation;
  1523. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1524. if (ohci->quirks & QUIRK_RESET_PACKET)
  1525. ohci->request_generation = generation;
  1526. /*
  1527. * This next bit is unrelated to the AT context stuff but we
  1528. * have to do it under the spinlock also. If a new config rom
  1529. * was set up before this reset, the old one is now no longer
  1530. * in use and we can free it. Update the config rom pointers
  1531. * to point to the current config rom and clear the
  1532. * next_config_rom pointer so a new update can take place.
  1533. */
  1534. if (ohci->next_config_rom != NULL) {
  1535. if (ohci->next_config_rom != ohci->config_rom) {
  1536. free_rom = ohci->config_rom;
  1537. free_rom_bus = ohci->config_rom_bus;
  1538. }
  1539. ohci->config_rom = ohci->next_config_rom;
  1540. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1541. ohci->next_config_rom = NULL;
  1542. /*
  1543. * Restore config_rom image and manually update
  1544. * config_rom registers. Writing the header quadlet
  1545. * will indicate that the config rom is ready, so we
  1546. * do that last.
  1547. */
  1548. reg_write(ohci, OHCI1394_BusOptions,
  1549. be32_to_cpu(ohci->config_rom[2]));
  1550. ohci->config_rom[0] = ohci->next_header;
  1551. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1552. be32_to_cpu(ohci->next_header));
  1553. }
  1554. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1555. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1556. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1557. #endif
  1558. spin_unlock_irqrestore(&ohci->lock, flags);
  1559. if (free_rom)
  1560. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1561. free_rom, free_rom_bus);
  1562. log_selfids(ohci->node_id, generation,
  1563. self_id_count, ohci->self_id_buffer);
  1564. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1565. self_id_count, ohci->self_id_buffer,
  1566. ohci->csr_state_setclear_abdicate);
  1567. ohci->csr_state_setclear_abdicate = false;
  1568. }
  1569. static irqreturn_t irq_handler(int irq, void *data)
  1570. {
  1571. struct fw_ohci *ohci = data;
  1572. u32 event, iso_event;
  1573. int i;
  1574. event = reg_read(ohci, OHCI1394_IntEventClear);
  1575. if (!event || !~event)
  1576. return IRQ_NONE;
  1577. /*
  1578. * busReset and postedWriteErr must not be cleared yet
  1579. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1580. */
  1581. reg_write(ohci, OHCI1394_IntEventClear,
  1582. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1583. log_irqs(event);
  1584. if (event & OHCI1394_selfIDComplete)
  1585. tasklet_schedule(&ohci->bus_reset_tasklet);
  1586. if (event & OHCI1394_RQPkt)
  1587. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1588. if (event & OHCI1394_RSPkt)
  1589. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1590. if (event & OHCI1394_reqTxComplete)
  1591. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1592. if (event & OHCI1394_respTxComplete)
  1593. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1594. if (event & OHCI1394_isochRx) {
  1595. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1596. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1597. while (iso_event) {
  1598. i = ffs(iso_event) - 1;
  1599. tasklet_schedule(
  1600. &ohci->ir_context_list[i].context.tasklet);
  1601. iso_event &= ~(1 << i);
  1602. }
  1603. }
  1604. if (event & OHCI1394_isochTx) {
  1605. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1606. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1607. while (iso_event) {
  1608. i = ffs(iso_event) - 1;
  1609. tasklet_schedule(
  1610. &ohci->it_context_list[i].context.tasklet);
  1611. iso_event &= ~(1 << i);
  1612. }
  1613. }
  1614. if (unlikely(event & OHCI1394_regAccessFail))
  1615. fw_error("Register access failure - "
  1616. "please notify linux1394-devel@lists.sf.net\n");
  1617. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1618. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1619. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1620. reg_write(ohci, OHCI1394_IntEventClear,
  1621. OHCI1394_postedWriteErr);
  1622. fw_error("PCI posted write error\n");
  1623. }
  1624. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1625. if (printk_ratelimit())
  1626. fw_notify("isochronous cycle too long\n");
  1627. reg_write(ohci, OHCI1394_LinkControlSet,
  1628. OHCI1394_LinkControl_cycleMaster);
  1629. }
  1630. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1631. /*
  1632. * We need to clear this event bit in order to make
  1633. * cycleMatch isochronous I/O work. In theory we should
  1634. * stop active cycleMatch iso contexts now and restart
  1635. * them at least two cycles later. (FIXME?)
  1636. */
  1637. if (printk_ratelimit())
  1638. fw_notify("isochronous cycle inconsistent\n");
  1639. }
  1640. if (unlikely(event & OHCI1394_unrecoverableError))
  1641. handle_dead_contexts(ohci);
  1642. if (event & OHCI1394_cycle64Seconds) {
  1643. spin_lock(&ohci->lock);
  1644. update_bus_time(ohci);
  1645. spin_unlock(&ohci->lock);
  1646. } else
  1647. flush_writes(ohci);
  1648. return IRQ_HANDLED;
  1649. }
  1650. static int software_reset(struct fw_ohci *ohci)
  1651. {
  1652. int i;
  1653. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1654. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1655. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1656. OHCI1394_HCControl_softReset) == 0)
  1657. return 0;
  1658. msleep(1);
  1659. }
  1660. return -EBUSY;
  1661. }
  1662. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1663. {
  1664. size_t size = length * 4;
  1665. memcpy(dest, src, size);
  1666. if (size < CONFIG_ROM_SIZE)
  1667. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1668. }
  1669. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1670. {
  1671. bool enable_1394a;
  1672. int ret, clear, set, offset;
  1673. /* Check if the driver should configure link and PHY. */
  1674. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1675. OHCI1394_HCControl_programPhyEnable))
  1676. return 0;
  1677. /* Paranoia: check whether the PHY supports 1394a, too. */
  1678. enable_1394a = false;
  1679. ret = read_phy_reg(ohci, 2);
  1680. if (ret < 0)
  1681. return ret;
  1682. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1683. ret = read_paged_phy_reg(ohci, 1, 8);
  1684. if (ret < 0)
  1685. return ret;
  1686. if (ret >= 1)
  1687. enable_1394a = true;
  1688. }
  1689. if (ohci->quirks & QUIRK_NO_1394A)
  1690. enable_1394a = false;
  1691. /* Configure PHY and link consistently. */
  1692. if (enable_1394a) {
  1693. clear = 0;
  1694. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1695. } else {
  1696. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1697. set = 0;
  1698. }
  1699. ret = update_phy_reg(ohci, 5, clear, set);
  1700. if (ret < 0)
  1701. return ret;
  1702. if (enable_1394a)
  1703. offset = OHCI1394_HCControlSet;
  1704. else
  1705. offset = OHCI1394_HCControlClear;
  1706. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1707. /* Clean up: configuration has been taken care of. */
  1708. reg_write(ohci, OHCI1394_HCControlClear,
  1709. OHCI1394_HCControl_programPhyEnable);
  1710. return 0;
  1711. }
  1712. static int ohci_enable(struct fw_card *card,
  1713. const __be32 *config_rom, size_t length)
  1714. {
  1715. struct fw_ohci *ohci = fw_ohci(card);
  1716. struct pci_dev *dev = to_pci_dev(card->device);
  1717. u32 lps, seconds, version, irqs;
  1718. int i, ret;
  1719. if (software_reset(ohci)) {
  1720. fw_error("Failed to reset ohci card.\n");
  1721. return -EBUSY;
  1722. }
  1723. /*
  1724. * Now enable LPS, which we need in order to start accessing
  1725. * most of the registers. In fact, on some cards (ALI M5251),
  1726. * accessing registers in the SClk domain without LPS enabled
  1727. * will lock up the machine. Wait 50msec to make sure we have
  1728. * full link enabled. However, with some cards (well, at least
  1729. * a JMicron PCIe card), we have to try again sometimes.
  1730. */
  1731. reg_write(ohci, OHCI1394_HCControlSet,
  1732. OHCI1394_HCControl_LPS |
  1733. OHCI1394_HCControl_postedWriteEnable);
  1734. flush_writes(ohci);
  1735. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1736. msleep(50);
  1737. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1738. OHCI1394_HCControl_LPS;
  1739. }
  1740. if (!lps) {
  1741. fw_error("Failed to set Link Power Status\n");
  1742. return -EIO;
  1743. }
  1744. reg_write(ohci, OHCI1394_HCControlClear,
  1745. OHCI1394_HCControl_noByteSwapData);
  1746. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1747. reg_write(ohci, OHCI1394_LinkControlSet,
  1748. OHCI1394_LinkControl_cycleTimerEnable |
  1749. OHCI1394_LinkControl_cycleMaster);
  1750. reg_write(ohci, OHCI1394_ATRetries,
  1751. OHCI1394_MAX_AT_REQ_RETRIES |
  1752. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1753. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1754. (200 << 16));
  1755. seconds = lower_32_bits(get_seconds());
  1756. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1757. ohci->bus_time = seconds & ~0x3f;
  1758. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1759. if (version >= OHCI_VERSION_1_1) {
  1760. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1761. 0xfffffffe);
  1762. card->broadcast_channel_auto_allocated = true;
  1763. }
  1764. /* Get implemented bits of the priority arbitration request counter. */
  1765. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1766. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1767. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1768. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1769. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1770. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1771. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1772. ret = configure_1394a_enhancements(ohci);
  1773. if (ret < 0)
  1774. return ret;
  1775. /* Activate link_on bit and contender bit in our self ID packets.*/
  1776. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1777. if (ret < 0)
  1778. return ret;
  1779. /*
  1780. * When the link is not yet enabled, the atomic config rom
  1781. * update mechanism described below in ohci_set_config_rom()
  1782. * is not active. We have to update ConfigRomHeader and
  1783. * BusOptions manually, and the write to ConfigROMmap takes
  1784. * effect immediately. We tie this to the enabling of the
  1785. * link, so we have a valid config rom before enabling - the
  1786. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1787. * values before enabling.
  1788. *
  1789. * However, when the ConfigROMmap is written, some controllers
  1790. * always read back quadlets 0 and 2 from the config rom to
  1791. * the ConfigRomHeader and BusOptions registers on bus reset.
  1792. * They shouldn't do that in this initial case where the link
  1793. * isn't enabled. This means we have to use the same
  1794. * workaround here, setting the bus header to 0 and then write
  1795. * the right values in the bus reset tasklet.
  1796. */
  1797. if (config_rom) {
  1798. ohci->next_config_rom =
  1799. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1800. &ohci->next_config_rom_bus,
  1801. GFP_KERNEL);
  1802. if (ohci->next_config_rom == NULL)
  1803. return -ENOMEM;
  1804. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1805. } else {
  1806. /*
  1807. * In the suspend case, config_rom is NULL, which
  1808. * means that we just reuse the old config rom.
  1809. */
  1810. ohci->next_config_rom = ohci->config_rom;
  1811. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1812. }
  1813. ohci->next_header = ohci->next_config_rom[0];
  1814. ohci->next_config_rom[0] = 0;
  1815. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1816. reg_write(ohci, OHCI1394_BusOptions,
  1817. be32_to_cpu(ohci->next_config_rom[2]));
  1818. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1819. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1820. if (!(ohci->quirks & QUIRK_NO_MSI))
  1821. pci_enable_msi(dev);
  1822. if (request_irq(dev->irq, irq_handler,
  1823. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1824. ohci_driver_name, ohci)) {
  1825. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1826. pci_disable_msi(dev);
  1827. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1828. ohci->config_rom, ohci->config_rom_bus);
  1829. return -EIO;
  1830. }
  1831. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1832. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1833. OHCI1394_isochTx | OHCI1394_isochRx |
  1834. OHCI1394_postedWriteErr |
  1835. OHCI1394_selfIDComplete |
  1836. OHCI1394_regAccessFail |
  1837. OHCI1394_cycle64Seconds |
  1838. OHCI1394_cycleInconsistent |
  1839. OHCI1394_unrecoverableError |
  1840. OHCI1394_cycleTooLong |
  1841. OHCI1394_masterIntEnable;
  1842. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1843. irqs |= OHCI1394_busReset;
  1844. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1845. reg_write(ohci, OHCI1394_HCControlSet,
  1846. OHCI1394_HCControl_linkEnable |
  1847. OHCI1394_HCControl_BIBimageValid);
  1848. reg_write(ohci, OHCI1394_LinkControlSet,
  1849. OHCI1394_LinkControl_rcvSelfID |
  1850. OHCI1394_LinkControl_rcvPhyPkt);
  1851. ar_context_run(&ohci->ar_request_ctx);
  1852. ar_context_run(&ohci->ar_response_ctx); /* also flushes writes */
  1853. /* We are ready to go, reset bus to finish initialization. */
  1854. fw_schedule_bus_reset(&ohci->card, false, true);
  1855. return 0;
  1856. }
  1857. static int ohci_set_config_rom(struct fw_card *card,
  1858. const __be32 *config_rom, size_t length)
  1859. {
  1860. struct fw_ohci *ohci;
  1861. unsigned long flags;
  1862. __be32 *next_config_rom;
  1863. dma_addr_t uninitialized_var(next_config_rom_bus);
  1864. ohci = fw_ohci(card);
  1865. /*
  1866. * When the OHCI controller is enabled, the config rom update
  1867. * mechanism is a bit tricky, but easy enough to use. See
  1868. * section 5.5.6 in the OHCI specification.
  1869. *
  1870. * The OHCI controller caches the new config rom address in a
  1871. * shadow register (ConfigROMmapNext) and needs a bus reset
  1872. * for the changes to take place. When the bus reset is
  1873. * detected, the controller loads the new values for the
  1874. * ConfigRomHeader and BusOptions registers from the specified
  1875. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1876. * shadow register. All automatically and atomically.
  1877. *
  1878. * Now, there's a twist to this story. The automatic load of
  1879. * ConfigRomHeader and BusOptions doesn't honor the
  1880. * noByteSwapData bit, so with a be32 config rom, the
  1881. * controller will load be32 values in to these registers
  1882. * during the atomic update, even on litte endian
  1883. * architectures. The workaround we use is to put a 0 in the
  1884. * header quadlet; 0 is endian agnostic and means that the
  1885. * config rom isn't ready yet. In the bus reset tasklet we
  1886. * then set up the real values for the two registers.
  1887. *
  1888. * We use ohci->lock to avoid racing with the code that sets
  1889. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1890. */
  1891. next_config_rom =
  1892. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1893. &next_config_rom_bus, GFP_KERNEL);
  1894. if (next_config_rom == NULL)
  1895. return -ENOMEM;
  1896. spin_lock_irqsave(&ohci->lock, flags);
  1897. /*
  1898. * If there is not an already pending config_rom update,
  1899. * push our new allocation into the ohci->next_config_rom
  1900. * and then mark the local variable as null so that we
  1901. * won't deallocate the new buffer.
  1902. *
  1903. * OTOH, if there is a pending config_rom update, just
  1904. * use that buffer with the new config_rom data, and
  1905. * let this routine free the unused DMA allocation.
  1906. */
  1907. if (ohci->next_config_rom == NULL) {
  1908. ohci->next_config_rom = next_config_rom;
  1909. ohci->next_config_rom_bus = next_config_rom_bus;
  1910. next_config_rom = NULL;
  1911. }
  1912. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1913. ohci->next_header = config_rom[0];
  1914. ohci->next_config_rom[0] = 0;
  1915. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1916. spin_unlock_irqrestore(&ohci->lock, flags);
  1917. /* If we didn't use the DMA allocation, delete it. */
  1918. if (next_config_rom != NULL)
  1919. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1920. next_config_rom, next_config_rom_bus);
  1921. /*
  1922. * Now initiate a bus reset to have the changes take
  1923. * effect. We clean up the old config rom memory and DMA
  1924. * mappings in the bus reset tasklet, since the OHCI
  1925. * controller could need to access it before the bus reset
  1926. * takes effect.
  1927. */
  1928. fw_schedule_bus_reset(&ohci->card, true, true);
  1929. return 0;
  1930. }
  1931. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1932. {
  1933. struct fw_ohci *ohci = fw_ohci(card);
  1934. at_context_transmit(&ohci->at_request_ctx, packet);
  1935. }
  1936. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1937. {
  1938. struct fw_ohci *ohci = fw_ohci(card);
  1939. at_context_transmit(&ohci->at_response_ctx, packet);
  1940. }
  1941. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1942. {
  1943. struct fw_ohci *ohci = fw_ohci(card);
  1944. struct context *ctx = &ohci->at_request_ctx;
  1945. struct driver_data *driver_data = packet->driver_data;
  1946. int ret = -ENOENT;
  1947. tasklet_disable(&ctx->tasklet);
  1948. if (packet->ack != 0)
  1949. goto out;
  1950. if (packet->payload_mapped)
  1951. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1952. packet->payload_length, DMA_TO_DEVICE);
  1953. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1954. driver_data->packet = NULL;
  1955. packet->ack = RCODE_CANCELLED;
  1956. packet->callback(packet, &ohci->card, packet->ack);
  1957. ret = 0;
  1958. out:
  1959. tasklet_enable(&ctx->tasklet);
  1960. return ret;
  1961. }
  1962. static int ohci_enable_phys_dma(struct fw_card *card,
  1963. int node_id, int generation)
  1964. {
  1965. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1966. return 0;
  1967. #else
  1968. struct fw_ohci *ohci = fw_ohci(card);
  1969. unsigned long flags;
  1970. int n, ret = 0;
  1971. /*
  1972. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1973. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1974. */
  1975. spin_lock_irqsave(&ohci->lock, flags);
  1976. if (ohci->generation != generation) {
  1977. ret = -ESTALE;
  1978. goto out;
  1979. }
  1980. /*
  1981. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1982. * enabled for _all_ nodes on remote buses.
  1983. */
  1984. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1985. if (n < 32)
  1986. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1987. else
  1988. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1989. flush_writes(ohci);
  1990. out:
  1991. spin_unlock_irqrestore(&ohci->lock, flags);
  1992. return ret;
  1993. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1994. }
  1995. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  1996. {
  1997. struct fw_ohci *ohci = fw_ohci(card);
  1998. unsigned long flags;
  1999. u32 value;
  2000. switch (csr_offset) {
  2001. case CSR_STATE_CLEAR:
  2002. case CSR_STATE_SET:
  2003. if (ohci->is_root &&
  2004. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2005. OHCI1394_LinkControl_cycleMaster))
  2006. value = CSR_STATE_BIT_CMSTR;
  2007. else
  2008. value = 0;
  2009. if (ohci->csr_state_setclear_abdicate)
  2010. value |= CSR_STATE_BIT_ABDICATE;
  2011. return value;
  2012. case CSR_NODE_IDS:
  2013. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2014. case CSR_CYCLE_TIME:
  2015. return get_cycle_time(ohci);
  2016. case CSR_BUS_TIME:
  2017. /*
  2018. * We might be called just after the cycle timer has wrapped
  2019. * around but just before the cycle64Seconds handler, so we
  2020. * better check here, too, if the bus time needs to be updated.
  2021. */
  2022. spin_lock_irqsave(&ohci->lock, flags);
  2023. value = update_bus_time(ohci);
  2024. spin_unlock_irqrestore(&ohci->lock, flags);
  2025. return value;
  2026. case CSR_BUSY_TIMEOUT:
  2027. value = reg_read(ohci, OHCI1394_ATRetries);
  2028. return (value >> 4) & 0x0ffff00f;
  2029. case CSR_PRIORITY_BUDGET:
  2030. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2031. (ohci->pri_req_max << 8);
  2032. default:
  2033. WARN_ON(1);
  2034. return 0;
  2035. }
  2036. }
  2037. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2038. {
  2039. struct fw_ohci *ohci = fw_ohci(card);
  2040. unsigned long flags;
  2041. switch (csr_offset) {
  2042. case CSR_STATE_CLEAR:
  2043. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2044. reg_write(ohci, OHCI1394_LinkControlClear,
  2045. OHCI1394_LinkControl_cycleMaster);
  2046. flush_writes(ohci);
  2047. }
  2048. if (value & CSR_STATE_BIT_ABDICATE)
  2049. ohci->csr_state_setclear_abdicate = false;
  2050. break;
  2051. case CSR_STATE_SET:
  2052. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2053. reg_write(ohci, OHCI1394_LinkControlSet,
  2054. OHCI1394_LinkControl_cycleMaster);
  2055. flush_writes(ohci);
  2056. }
  2057. if (value & CSR_STATE_BIT_ABDICATE)
  2058. ohci->csr_state_setclear_abdicate = true;
  2059. break;
  2060. case CSR_NODE_IDS:
  2061. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2062. flush_writes(ohci);
  2063. break;
  2064. case CSR_CYCLE_TIME:
  2065. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2066. reg_write(ohci, OHCI1394_IntEventSet,
  2067. OHCI1394_cycleInconsistent);
  2068. flush_writes(ohci);
  2069. break;
  2070. case CSR_BUS_TIME:
  2071. spin_lock_irqsave(&ohci->lock, flags);
  2072. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2073. spin_unlock_irqrestore(&ohci->lock, flags);
  2074. break;
  2075. case CSR_BUSY_TIMEOUT:
  2076. value = (value & 0xf) | ((value & 0xf) << 4) |
  2077. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2078. reg_write(ohci, OHCI1394_ATRetries, value);
  2079. flush_writes(ohci);
  2080. break;
  2081. case CSR_PRIORITY_BUDGET:
  2082. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2083. flush_writes(ohci);
  2084. break;
  2085. default:
  2086. WARN_ON(1);
  2087. break;
  2088. }
  2089. }
  2090. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2091. {
  2092. int i = ctx->header_length;
  2093. if (i + ctx->base.header_size > PAGE_SIZE)
  2094. return;
  2095. /*
  2096. * The iso header is byteswapped to little endian by
  2097. * the controller, but the remaining header quadlets
  2098. * are big endian. We want to present all the headers
  2099. * as big endian, so we have to swap the first quadlet.
  2100. */
  2101. if (ctx->base.header_size > 0)
  2102. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2103. if (ctx->base.header_size > 4)
  2104. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2105. if (ctx->base.header_size > 8)
  2106. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2107. ctx->header_length += ctx->base.header_size;
  2108. }
  2109. static int handle_ir_packet_per_buffer(struct context *context,
  2110. struct descriptor *d,
  2111. struct descriptor *last)
  2112. {
  2113. struct iso_context *ctx =
  2114. container_of(context, struct iso_context, context);
  2115. struct descriptor *pd;
  2116. __le32 *ir_header;
  2117. void *p;
  2118. for (pd = d; pd <= last; pd++)
  2119. if (pd->transfer_status)
  2120. break;
  2121. if (pd > last)
  2122. /* Descriptor(s) not done yet, stop iteration */
  2123. return 0;
  2124. p = last + 1;
  2125. copy_iso_headers(ctx, p);
  2126. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2127. ir_header = (__le32 *) p;
  2128. ctx->base.callback.sc(&ctx->base,
  2129. le32_to_cpu(ir_header[0]) & 0xffff,
  2130. ctx->header_length, ctx->header,
  2131. ctx->base.callback_data);
  2132. ctx->header_length = 0;
  2133. }
  2134. return 1;
  2135. }
  2136. /* d == last because each descriptor block is only a single descriptor. */
  2137. static int handle_ir_buffer_fill(struct context *context,
  2138. struct descriptor *d,
  2139. struct descriptor *last)
  2140. {
  2141. struct iso_context *ctx =
  2142. container_of(context, struct iso_context, context);
  2143. if (last->res_count != 0)
  2144. /* Descriptor(s) not done yet, stop iteration */
  2145. return 0;
  2146. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2147. ctx->base.callback.mc(&ctx->base,
  2148. le32_to_cpu(last->data_address) +
  2149. le16_to_cpu(last->req_count),
  2150. ctx->base.callback_data);
  2151. return 1;
  2152. }
  2153. static int handle_it_packet(struct context *context,
  2154. struct descriptor *d,
  2155. struct descriptor *last)
  2156. {
  2157. struct iso_context *ctx =
  2158. container_of(context, struct iso_context, context);
  2159. int i;
  2160. struct descriptor *pd;
  2161. for (pd = d; pd <= last; pd++)
  2162. if (pd->transfer_status)
  2163. break;
  2164. if (pd > last)
  2165. /* Descriptor(s) not done yet, stop iteration */
  2166. return 0;
  2167. i = ctx->header_length;
  2168. if (i + 4 < PAGE_SIZE) {
  2169. /* Present this value as big-endian to match the receive code */
  2170. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2171. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2172. le16_to_cpu(pd->res_count));
  2173. ctx->header_length += 4;
  2174. }
  2175. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2176. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2177. ctx->header_length, ctx->header,
  2178. ctx->base.callback_data);
  2179. ctx->header_length = 0;
  2180. }
  2181. return 1;
  2182. }
  2183. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2184. {
  2185. u32 hi = channels >> 32, lo = channels;
  2186. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2187. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2188. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2189. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2190. mmiowb();
  2191. ohci->mc_channels = channels;
  2192. }
  2193. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2194. int type, int channel, size_t header_size)
  2195. {
  2196. struct fw_ohci *ohci = fw_ohci(card);
  2197. struct iso_context *uninitialized_var(ctx);
  2198. descriptor_callback_t uninitialized_var(callback);
  2199. u64 *uninitialized_var(channels);
  2200. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2201. unsigned long flags;
  2202. int index, ret = -EBUSY;
  2203. spin_lock_irqsave(&ohci->lock, flags);
  2204. switch (type) {
  2205. case FW_ISO_CONTEXT_TRANSMIT:
  2206. mask = &ohci->it_context_mask;
  2207. callback = handle_it_packet;
  2208. index = ffs(*mask) - 1;
  2209. if (index >= 0) {
  2210. *mask &= ~(1 << index);
  2211. regs = OHCI1394_IsoXmitContextBase(index);
  2212. ctx = &ohci->it_context_list[index];
  2213. }
  2214. break;
  2215. case FW_ISO_CONTEXT_RECEIVE:
  2216. channels = &ohci->ir_context_channels;
  2217. mask = &ohci->ir_context_mask;
  2218. callback = handle_ir_packet_per_buffer;
  2219. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2220. if (index >= 0) {
  2221. *channels &= ~(1ULL << channel);
  2222. *mask &= ~(1 << index);
  2223. regs = OHCI1394_IsoRcvContextBase(index);
  2224. ctx = &ohci->ir_context_list[index];
  2225. }
  2226. break;
  2227. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2228. mask = &ohci->ir_context_mask;
  2229. callback = handle_ir_buffer_fill;
  2230. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2231. if (index >= 0) {
  2232. ohci->mc_allocated = true;
  2233. *mask &= ~(1 << index);
  2234. regs = OHCI1394_IsoRcvContextBase(index);
  2235. ctx = &ohci->ir_context_list[index];
  2236. }
  2237. break;
  2238. default:
  2239. index = -1;
  2240. ret = -ENOSYS;
  2241. }
  2242. spin_unlock_irqrestore(&ohci->lock, flags);
  2243. if (index < 0)
  2244. return ERR_PTR(ret);
  2245. memset(ctx, 0, sizeof(*ctx));
  2246. ctx->header_length = 0;
  2247. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2248. if (ctx->header == NULL) {
  2249. ret = -ENOMEM;
  2250. goto out;
  2251. }
  2252. ret = context_init(&ctx->context, ohci, regs, callback);
  2253. if (ret < 0)
  2254. goto out_with_header;
  2255. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2256. set_multichannel_mask(ohci, 0);
  2257. return &ctx->base;
  2258. out_with_header:
  2259. free_page((unsigned long)ctx->header);
  2260. out:
  2261. spin_lock_irqsave(&ohci->lock, flags);
  2262. switch (type) {
  2263. case FW_ISO_CONTEXT_RECEIVE:
  2264. *channels |= 1ULL << channel;
  2265. break;
  2266. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2267. ohci->mc_allocated = false;
  2268. break;
  2269. }
  2270. *mask |= 1 << index;
  2271. spin_unlock_irqrestore(&ohci->lock, flags);
  2272. return ERR_PTR(ret);
  2273. }
  2274. static int ohci_start_iso(struct fw_iso_context *base,
  2275. s32 cycle, u32 sync, u32 tags)
  2276. {
  2277. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2278. struct fw_ohci *ohci = ctx->context.ohci;
  2279. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2280. int index;
  2281. /* the controller cannot start without any queued packets */
  2282. if (ctx->context.last->branch_address == 0)
  2283. return -ENODATA;
  2284. switch (ctx->base.type) {
  2285. case FW_ISO_CONTEXT_TRANSMIT:
  2286. index = ctx - ohci->it_context_list;
  2287. match = 0;
  2288. if (cycle >= 0)
  2289. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2290. (cycle & 0x7fff) << 16;
  2291. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2292. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2293. context_run(&ctx->context, match);
  2294. break;
  2295. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2296. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2297. /* fall through */
  2298. case FW_ISO_CONTEXT_RECEIVE:
  2299. index = ctx - ohci->ir_context_list;
  2300. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2301. if (cycle >= 0) {
  2302. match |= (cycle & 0x07fff) << 12;
  2303. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2304. }
  2305. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2306. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2307. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2308. context_run(&ctx->context, control);
  2309. ctx->sync = sync;
  2310. ctx->tags = tags;
  2311. break;
  2312. }
  2313. return 0;
  2314. }
  2315. static int ohci_stop_iso(struct fw_iso_context *base)
  2316. {
  2317. struct fw_ohci *ohci = fw_ohci(base->card);
  2318. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2319. int index;
  2320. switch (ctx->base.type) {
  2321. case FW_ISO_CONTEXT_TRANSMIT:
  2322. index = ctx - ohci->it_context_list;
  2323. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2324. break;
  2325. case FW_ISO_CONTEXT_RECEIVE:
  2326. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2327. index = ctx - ohci->ir_context_list;
  2328. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2329. break;
  2330. }
  2331. flush_writes(ohci);
  2332. context_stop(&ctx->context);
  2333. tasklet_kill(&ctx->context.tasklet);
  2334. return 0;
  2335. }
  2336. static void ohci_free_iso_context(struct fw_iso_context *base)
  2337. {
  2338. struct fw_ohci *ohci = fw_ohci(base->card);
  2339. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2340. unsigned long flags;
  2341. int index;
  2342. ohci_stop_iso(base);
  2343. context_release(&ctx->context);
  2344. free_page((unsigned long)ctx->header);
  2345. spin_lock_irqsave(&ohci->lock, flags);
  2346. switch (base->type) {
  2347. case FW_ISO_CONTEXT_TRANSMIT:
  2348. index = ctx - ohci->it_context_list;
  2349. ohci->it_context_mask |= 1 << index;
  2350. break;
  2351. case FW_ISO_CONTEXT_RECEIVE:
  2352. index = ctx - ohci->ir_context_list;
  2353. ohci->ir_context_mask |= 1 << index;
  2354. ohci->ir_context_channels |= 1ULL << base->channel;
  2355. break;
  2356. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2357. index = ctx - ohci->ir_context_list;
  2358. ohci->ir_context_mask |= 1 << index;
  2359. ohci->ir_context_channels |= ohci->mc_channels;
  2360. ohci->mc_channels = 0;
  2361. ohci->mc_allocated = false;
  2362. break;
  2363. }
  2364. spin_unlock_irqrestore(&ohci->lock, flags);
  2365. }
  2366. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2367. {
  2368. struct fw_ohci *ohci = fw_ohci(base->card);
  2369. unsigned long flags;
  2370. int ret;
  2371. switch (base->type) {
  2372. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2373. spin_lock_irqsave(&ohci->lock, flags);
  2374. /* Don't allow multichannel to grab other contexts' channels. */
  2375. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2376. *channels = ohci->ir_context_channels;
  2377. ret = -EBUSY;
  2378. } else {
  2379. set_multichannel_mask(ohci, *channels);
  2380. ret = 0;
  2381. }
  2382. spin_unlock_irqrestore(&ohci->lock, flags);
  2383. break;
  2384. default:
  2385. ret = -EINVAL;
  2386. }
  2387. return ret;
  2388. }
  2389. #ifdef CONFIG_PM
  2390. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2391. {
  2392. int i;
  2393. struct iso_context *ctx;
  2394. for (i = 0 ; i < ohci->n_ir ; i++) {
  2395. ctx = &ohci->ir_context_list[i];
  2396. if (ctx->context.running)
  2397. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2398. }
  2399. for (i = 0 ; i < ohci->n_it ; i++) {
  2400. ctx = &ohci->it_context_list[i];
  2401. if (ctx->context.running)
  2402. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2403. }
  2404. }
  2405. #endif
  2406. static int queue_iso_transmit(struct iso_context *ctx,
  2407. struct fw_iso_packet *packet,
  2408. struct fw_iso_buffer *buffer,
  2409. unsigned long payload)
  2410. {
  2411. struct descriptor *d, *last, *pd;
  2412. struct fw_iso_packet *p;
  2413. __le32 *header;
  2414. dma_addr_t d_bus, page_bus;
  2415. u32 z, header_z, payload_z, irq;
  2416. u32 payload_index, payload_end_index, next_page_index;
  2417. int page, end_page, i, length, offset;
  2418. p = packet;
  2419. payload_index = payload;
  2420. if (p->skip)
  2421. z = 1;
  2422. else
  2423. z = 2;
  2424. if (p->header_length > 0)
  2425. z++;
  2426. /* Determine the first page the payload isn't contained in. */
  2427. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2428. if (p->payload_length > 0)
  2429. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2430. else
  2431. payload_z = 0;
  2432. z += payload_z;
  2433. /* Get header size in number of descriptors. */
  2434. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2435. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2436. if (d == NULL)
  2437. return -ENOMEM;
  2438. if (!p->skip) {
  2439. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2440. d[0].req_count = cpu_to_le16(8);
  2441. /*
  2442. * Link the skip address to this descriptor itself. This causes
  2443. * a context to skip a cycle whenever lost cycles or FIFO
  2444. * overruns occur, without dropping the data. The application
  2445. * should then decide whether this is an error condition or not.
  2446. * FIXME: Make the context's cycle-lost behaviour configurable?
  2447. */
  2448. d[0].branch_address = cpu_to_le32(d_bus | z);
  2449. header = (__le32 *) &d[1];
  2450. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2451. IT_HEADER_TAG(p->tag) |
  2452. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2453. IT_HEADER_CHANNEL(ctx->base.channel) |
  2454. IT_HEADER_SPEED(ctx->base.speed));
  2455. header[1] =
  2456. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2457. p->payload_length));
  2458. }
  2459. if (p->header_length > 0) {
  2460. d[2].req_count = cpu_to_le16(p->header_length);
  2461. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2462. memcpy(&d[z], p->header, p->header_length);
  2463. }
  2464. pd = d + z - payload_z;
  2465. payload_end_index = payload_index + p->payload_length;
  2466. for (i = 0; i < payload_z; i++) {
  2467. page = payload_index >> PAGE_SHIFT;
  2468. offset = payload_index & ~PAGE_MASK;
  2469. next_page_index = (page + 1) << PAGE_SHIFT;
  2470. length =
  2471. min(next_page_index, payload_end_index) - payload_index;
  2472. pd[i].req_count = cpu_to_le16(length);
  2473. page_bus = page_private(buffer->pages[page]);
  2474. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2475. payload_index += length;
  2476. }
  2477. if (p->interrupt)
  2478. irq = DESCRIPTOR_IRQ_ALWAYS;
  2479. else
  2480. irq = DESCRIPTOR_NO_IRQ;
  2481. last = z == 2 ? d : d + z - 1;
  2482. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2483. DESCRIPTOR_STATUS |
  2484. DESCRIPTOR_BRANCH_ALWAYS |
  2485. irq);
  2486. context_append(&ctx->context, d, z, header_z);
  2487. return 0;
  2488. }
  2489. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2490. struct fw_iso_packet *packet,
  2491. struct fw_iso_buffer *buffer,
  2492. unsigned long payload)
  2493. {
  2494. struct descriptor *d, *pd;
  2495. dma_addr_t d_bus, page_bus;
  2496. u32 z, header_z, rest;
  2497. int i, j, length;
  2498. int page, offset, packet_count, header_size, payload_per_buffer;
  2499. /*
  2500. * The OHCI controller puts the isochronous header and trailer in the
  2501. * buffer, so we need at least 8 bytes.
  2502. */
  2503. packet_count = packet->header_length / ctx->base.header_size;
  2504. header_size = max(ctx->base.header_size, (size_t)8);
  2505. /* Get header size in number of descriptors. */
  2506. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2507. page = payload >> PAGE_SHIFT;
  2508. offset = payload & ~PAGE_MASK;
  2509. payload_per_buffer = packet->payload_length / packet_count;
  2510. for (i = 0; i < packet_count; i++) {
  2511. /* d points to the header descriptor */
  2512. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2513. d = context_get_descriptors(&ctx->context,
  2514. z + header_z, &d_bus);
  2515. if (d == NULL)
  2516. return -ENOMEM;
  2517. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2518. DESCRIPTOR_INPUT_MORE);
  2519. if (packet->skip && i == 0)
  2520. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2521. d->req_count = cpu_to_le16(header_size);
  2522. d->res_count = d->req_count;
  2523. d->transfer_status = 0;
  2524. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2525. rest = payload_per_buffer;
  2526. pd = d;
  2527. for (j = 1; j < z; j++) {
  2528. pd++;
  2529. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2530. DESCRIPTOR_INPUT_MORE);
  2531. if (offset + rest < PAGE_SIZE)
  2532. length = rest;
  2533. else
  2534. length = PAGE_SIZE - offset;
  2535. pd->req_count = cpu_to_le16(length);
  2536. pd->res_count = pd->req_count;
  2537. pd->transfer_status = 0;
  2538. page_bus = page_private(buffer->pages[page]);
  2539. pd->data_address = cpu_to_le32(page_bus + offset);
  2540. offset = (offset + length) & ~PAGE_MASK;
  2541. rest -= length;
  2542. if (offset == 0)
  2543. page++;
  2544. }
  2545. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2546. DESCRIPTOR_INPUT_LAST |
  2547. DESCRIPTOR_BRANCH_ALWAYS);
  2548. if (packet->interrupt && i == packet_count - 1)
  2549. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2550. context_append(&ctx->context, d, z, header_z);
  2551. }
  2552. return 0;
  2553. }
  2554. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2555. struct fw_iso_packet *packet,
  2556. struct fw_iso_buffer *buffer,
  2557. unsigned long payload)
  2558. {
  2559. struct descriptor *d;
  2560. dma_addr_t d_bus, page_bus;
  2561. int page, offset, rest, z, i, length;
  2562. page = payload >> PAGE_SHIFT;
  2563. offset = payload & ~PAGE_MASK;
  2564. rest = packet->payload_length;
  2565. /* We need one descriptor for each page in the buffer. */
  2566. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2567. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2568. return -EFAULT;
  2569. for (i = 0; i < z; i++) {
  2570. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2571. if (d == NULL)
  2572. return -ENOMEM;
  2573. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2574. DESCRIPTOR_BRANCH_ALWAYS);
  2575. if (packet->skip && i == 0)
  2576. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2577. if (packet->interrupt && i == z - 1)
  2578. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2579. if (offset + rest < PAGE_SIZE)
  2580. length = rest;
  2581. else
  2582. length = PAGE_SIZE - offset;
  2583. d->req_count = cpu_to_le16(length);
  2584. d->res_count = d->req_count;
  2585. d->transfer_status = 0;
  2586. page_bus = page_private(buffer->pages[page]);
  2587. d->data_address = cpu_to_le32(page_bus + offset);
  2588. rest -= length;
  2589. offset = 0;
  2590. page++;
  2591. context_append(&ctx->context, d, 1, 0);
  2592. }
  2593. return 0;
  2594. }
  2595. static int ohci_queue_iso(struct fw_iso_context *base,
  2596. struct fw_iso_packet *packet,
  2597. struct fw_iso_buffer *buffer,
  2598. unsigned long payload)
  2599. {
  2600. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2601. unsigned long flags;
  2602. int ret = -ENOSYS;
  2603. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2604. switch (base->type) {
  2605. case FW_ISO_CONTEXT_TRANSMIT:
  2606. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2607. break;
  2608. case FW_ISO_CONTEXT_RECEIVE:
  2609. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2610. break;
  2611. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2612. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2613. break;
  2614. }
  2615. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2616. return ret;
  2617. }
  2618. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2619. {
  2620. struct context *ctx =
  2621. &container_of(base, struct iso_context, base)->context;
  2622. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2623. flush_writes(ctx->ohci);
  2624. }
  2625. static const struct fw_card_driver ohci_driver = {
  2626. .enable = ohci_enable,
  2627. .read_phy_reg = ohci_read_phy_reg,
  2628. .update_phy_reg = ohci_update_phy_reg,
  2629. .set_config_rom = ohci_set_config_rom,
  2630. .send_request = ohci_send_request,
  2631. .send_response = ohci_send_response,
  2632. .cancel_packet = ohci_cancel_packet,
  2633. .enable_phys_dma = ohci_enable_phys_dma,
  2634. .read_csr = ohci_read_csr,
  2635. .write_csr = ohci_write_csr,
  2636. .allocate_iso_context = ohci_allocate_iso_context,
  2637. .free_iso_context = ohci_free_iso_context,
  2638. .set_iso_channels = ohci_set_iso_channels,
  2639. .queue_iso = ohci_queue_iso,
  2640. .flush_queue_iso = ohci_flush_queue_iso,
  2641. .start_iso = ohci_start_iso,
  2642. .stop_iso = ohci_stop_iso,
  2643. };
  2644. #ifdef CONFIG_PPC_PMAC
  2645. static void pmac_ohci_on(struct pci_dev *dev)
  2646. {
  2647. if (machine_is(powermac)) {
  2648. struct device_node *ofn = pci_device_to_OF_node(dev);
  2649. if (ofn) {
  2650. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2651. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2652. }
  2653. }
  2654. }
  2655. static void pmac_ohci_off(struct pci_dev *dev)
  2656. {
  2657. if (machine_is(powermac)) {
  2658. struct device_node *ofn = pci_device_to_OF_node(dev);
  2659. if (ofn) {
  2660. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2661. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2662. }
  2663. }
  2664. }
  2665. #else
  2666. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2667. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2668. #endif /* CONFIG_PPC_PMAC */
  2669. static int __devinit pci_probe(struct pci_dev *dev,
  2670. const struct pci_device_id *ent)
  2671. {
  2672. struct fw_ohci *ohci;
  2673. u32 bus_options, max_receive, link_speed, version;
  2674. u64 guid;
  2675. int i, err;
  2676. size_t size;
  2677. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2678. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2679. return -ENOSYS;
  2680. }
  2681. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2682. if (ohci == NULL) {
  2683. err = -ENOMEM;
  2684. goto fail;
  2685. }
  2686. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2687. pmac_ohci_on(dev);
  2688. err = pci_enable_device(dev);
  2689. if (err) {
  2690. fw_error("Failed to enable OHCI hardware\n");
  2691. goto fail_free;
  2692. }
  2693. pci_set_master(dev);
  2694. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2695. pci_set_drvdata(dev, ohci);
  2696. spin_lock_init(&ohci->lock);
  2697. mutex_init(&ohci->phy_reg_mutex);
  2698. tasklet_init(&ohci->bus_reset_tasklet,
  2699. bus_reset_tasklet, (unsigned long)ohci);
  2700. err = pci_request_region(dev, 0, ohci_driver_name);
  2701. if (err) {
  2702. fw_error("MMIO resource unavailable\n");
  2703. goto fail_disable;
  2704. }
  2705. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2706. if (ohci->registers == NULL) {
  2707. fw_error("Failed to remap registers\n");
  2708. err = -ENXIO;
  2709. goto fail_iomem;
  2710. }
  2711. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2712. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2713. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2714. ohci_quirks[i].device == dev->device) &&
  2715. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2716. ohci_quirks[i].revision >= dev->revision)) {
  2717. ohci->quirks = ohci_quirks[i].flags;
  2718. break;
  2719. }
  2720. if (param_quirks)
  2721. ohci->quirks = param_quirks;
  2722. /*
  2723. * Because dma_alloc_coherent() allocates at least one page,
  2724. * we save space by using a common buffer for the AR request/
  2725. * response descriptors and the self IDs buffer.
  2726. */
  2727. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2728. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2729. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2730. PAGE_SIZE,
  2731. &ohci->misc_buffer_bus,
  2732. GFP_KERNEL);
  2733. if (!ohci->misc_buffer) {
  2734. err = -ENOMEM;
  2735. goto fail_iounmap;
  2736. }
  2737. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2738. OHCI1394_AsReqRcvContextControlSet);
  2739. if (err < 0)
  2740. goto fail_misc_buf;
  2741. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2742. OHCI1394_AsRspRcvContextControlSet);
  2743. if (err < 0)
  2744. goto fail_arreq_ctx;
  2745. err = context_init(&ohci->at_request_ctx, ohci,
  2746. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2747. if (err < 0)
  2748. goto fail_arrsp_ctx;
  2749. err = context_init(&ohci->at_response_ctx, ohci,
  2750. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2751. if (err < 0)
  2752. goto fail_atreq_ctx;
  2753. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2754. ohci->ir_context_channels = ~0ULL;
  2755. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2756. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2757. ohci->ir_context_mask = ohci->ir_context_support;
  2758. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2759. size = sizeof(struct iso_context) * ohci->n_ir;
  2760. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2761. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2762. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2763. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2764. ohci->it_context_mask = ohci->it_context_support;
  2765. ohci->n_it = hweight32(ohci->it_context_mask);
  2766. size = sizeof(struct iso_context) * ohci->n_it;
  2767. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2768. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2769. err = -ENOMEM;
  2770. goto fail_contexts;
  2771. }
  2772. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2773. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2774. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2775. max_receive = (bus_options >> 12) & 0xf;
  2776. link_speed = bus_options & 0x7;
  2777. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2778. reg_read(ohci, OHCI1394_GUIDLo);
  2779. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2780. if (err)
  2781. goto fail_contexts;
  2782. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2783. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2784. "%d IR + %d IT contexts, quirks 0x%x\n",
  2785. dev_name(&dev->dev), version >> 16, version & 0xff,
  2786. ohci->n_ir, ohci->n_it, ohci->quirks);
  2787. return 0;
  2788. fail_contexts:
  2789. kfree(ohci->ir_context_list);
  2790. kfree(ohci->it_context_list);
  2791. context_release(&ohci->at_response_ctx);
  2792. fail_atreq_ctx:
  2793. context_release(&ohci->at_request_ctx);
  2794. fail_arrsp_ctx:
  2795. ar_context_release(&ohci->ar_response_ctx);
  2796. fail_arreq_ctx:
  2797. ar_context_release(&ohci->ar_request_ctx);
  2798. fail_misc_buf:
  2799. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2800. ohci->misc_buffer, ohci->misc_buffer_bus);
  2801. fail_iounmap:
  2802. pci_iounmap(dev, ohci->registers);
  2803. fail_iomem:
  2804. pci_release_region(dev, 0);
  2805. fail_disable:
  2806. pci_disable_device(dev);
  2807. fail_free:
  2808. kfree(ohci);
  2809. pmac_ohci_off(dev);
  2810. fail:
  2811. if (err == -ENOMEM)
  2812. fw_error("Out of memory\n");
  2813. return err;
  2814. }
  2815. static void pci_remove(struct pci_dev *dev)
  2816. {
  2817. struct fw_ohci *ohci;
  2818. ohci = pci_get_drvdata(dev);
  2819. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2820. flush_writes(ohci);
  2821. fw_core_remove_card(&ohci->card);
  2822. /*
  2823. * FIXME: Fail all pending packets here, now that the upper
  2824. * layers can't queue any more.
  2825. */
  2826. software_reset(ohci);
  2827. free_irq(dev->irq, ohci);
  2828. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2829. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2830. ohci->next_config_rom, ohci->next_config_rom_bus);
  2831. if (ohci->config_rom)
  2832. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2833. ohci->config_rom, ohci->config_rom_bus);
  2834. ar_context_release(&ohci->ar_request_ctx);
  2835. ar_context_release(&ohci->ar_response_ctx);
  2836. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2837. ohci->misc_buffer, ohci->misc_buffer_bus);
  2838. context_release(&ohci->at_request_ctx);
  2839. context_release(&ohci->at_response_ctx);
  2840. kfree(ohci->it_context_list);
  2841. kfree(ohci->ir_context_list);
  2842. pci_disable_msi(dev);
  2843. pci_iounmap(dev, ohci->registers);
  2844. pci_release_region(dev, 0);
  2845. pci_disable_device(dev);
  2846. kfree(ohci);
  2847. pmac_ohci_off(dev);
  2848. fw_notify("Removed fw-ohci device.\n");
  2849. }
  2850. #ifdef CONFIG_PM
  2851. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2852. {
  2853. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2854. int err;
  2855. software_reset(ohci);
  2856. free_irq(dev->irq, ohci);
  2857. pci_disable_msi(dev);
  2858. err = pci_save_state(dev);
  2859. if (err) {
  2860. fw_error("pci_save_state failed\n");
  2861. return err;
  2862. }
  2863. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2864. if (err)
  2865. fw_error("pci_set_power_state failed with %d\n", err);
  2866. pmac_ohci_off(dev);
  2867. return 0;
  2868. }
  2869. static int pci_resume(struct pci_dev *dev)
  2870. {
  2871. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2872. int err;
  2873. pmac_ohci_on(dev);
  2874. pci_set_power_state(dev, PCI_D0);
  2875. pci_restore_state(dev);
  2876. err = pci_enable_device(dev);
  2877. if (err) {
  2878. fw_error("pci_enable_device failed\n");
  2879. return err;
  2880. }
  2881. /* Some systems don't setup GUID register on resume from ram */
  2882. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  2883. !reg_read(ohci, OHCI1394_GUIDHi)) {
  2884. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  2885. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  2886. }
  2887. err = ohci_enable(&ohci->card, NULL, 0);
  2888. if (err)
  2889. return err;
  2890. ohci_resume_iso_dma(ohci);
  2891. return 0;
  2892. }
  2893. #endif
  2894. static const struct pci_device_id pci_table[] = {
  2895. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2896. { }
  2897. };
  2898. MODULE_DEVICE_TABLE(pci, pci_table);
  2899. static struct pci_driver fw_ohci_pci_driver = {
  2900. .name = ohci_driver_name,
  2901. .id_table = pci_table,
  2902. .probe = pci_probe,
  2903. .remove = pci_remove,
  2904. #ifdef CONFIG_PM
  2905. .resume = pci_resume,
  2906. .suspend = pci_suspend,
  2907. #endif
  2908. };
  2909. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2910. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2911. MODULE_LICENSE("GPL");
  2912. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2913. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2914. MODULE_ALIAS("ohci1394");
  2915. #endif
  2916. static int __init fw_ohci_init(void)
  2917. {
  2918. return pci_register_driver(&fw_ohci_pci_driver);
  2919. }
  2920. static void __exit fw_ohci_cleanup(void)
  2921. {
  2922. pci_unregister_driver(&fw_ohci_pci_driver);
  2923. }
  2924. module_init(fw_ohci_init);
  2925. module_exit(fw_ohci_cleanup);