pgtable_64.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Copyright 2011 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. *
  14. */
  15. #ifndef _ASM_TILE_PGTABLE_64_H
  16. #define _ASM_TILE_PGTABLE_64_H
  17. /* The level-0 page table breaks the address space into 32-bit chunks. */
  18. #define PGDIR_SHIFT HV_LOG2_L1_SPAN
  19. #define PGDIR_SIZE HV_L1_SPAN
  20. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  21. #define PTRS_PER_PGD HV_L0_ENTRIES
  22. #define SIZEOF_PGD (PTRS_PER_PGD * sizeof(pgd_t))
  23. /*
  24. * The level-1 index is defined by the huge page size. A PMD is composed
  25. * of PTRS_PER_PMD pgd_t's and is the middle level of the page table.
  26. */
  27. #define PMD_SHIFT HV_LOG2_PAGE_SIZE_LARGE
  28. #define PMD_SIZE HV_PAGE_SIZE_LARGE
  29. #define PMD_MASK (~(PMD_SIZE-1))
  30. #define PTRS_PER_PMD (1 << (PGDIR_SHIFT - PMD_SHIFT))
  31. #define SIZEOF_PMD (PTRS_PER_PMD * sizeof(pmd_t))
  32. /*
  33. * The level-2 index is defined by the difference between the huge
  34. * page size and the normal page size. A PTE is composed of
  35. * PTRS_PER_PTE pte_t's and is the bottom level of the page table.
  36. * Note that the hypervisor docs use PTE for what we call pte_t, so
  37. * this nomenclature is somewhat confusing.
  38. */
  39. #define PTRS_PER_PTE (1 << (HV_LOG2_PAGE_SIZE_LARGE - HV_LOG2_PAGE_SIZE_SMALL))
  40. #define SIZEOF_PTE (PTRS_PER_PTE * sizeof(pte_t))
  41. /*
  42. * Align the vmalloc area to an L2 page table, and leave a guard page
  43. * at the beginning and end. The vmalloc code also puts in an internal
  44. * guard page between each allocation.
  45. */
  46. #define _VMALLOC_END HUGE_VMAP_BASE
  47. #define VMALLOC_END (_VMALLOC_END - PAGE_SIZE)
  48. #define VMALLOC_START (_VMALLOC_START + PAGE_SIZE)
  49. #define HUGE_VMAP_END (HUGE_VMAP_BASE + PGDIR_SIZE)
  50. #ifndef __ASSEMBLY__
  51. /* We have no pud since we are a three-level page table. */
  52. #include <asm-generic/pgtable-nopud.h>
  53. static inline int pud_none(pud_t pud)
  54. {
  55. return pud_val(pud) == 0;
  56. }
  57. static inline int pud_present(pud_t pud)
  58. {
  59. return pud_val(pud) & _PAGE_PRESENT;
  60. }
  61. #define pmd_ERROR(e) \
  62. pr_err("%s:%d: bad pmd 0x%016llx.\n", __FILE__, __LINE__, pmd_val(e))
  63. static inline void pud_clear(pud_t *pudp)
  64. {
  65. __pte_clear(&pudp->pgd);
  66. }
  67. static inline int pud_bad(pud_t pud)
  68. {
  69. return ((pud_val(pud) & _PAGE_ALL) != _PAGE_TABLE);
  70. }
  71. /* Return the page-table frame number (ptfn) that a pud_t points at. */
  72. #define pud_ptfn(pud) hv_pte_get_ptfn((pud).pgd)
  73. /*
  74. * A given kernel pud_t maps to a kernel pmd_t table at a specific
  75. * virtual address. Since kernel pmd_t tables can be aligned at
  76. * sub-page granularity, this macro can return non-page-aligned
  77. * pointers, despite its name.
  78. */
  79. #define pud_page_vaddr(pud) \
  80. (__va((phys_addr_t)pud_ptfn(pud) << HV_LOG2_PAGE_TABLE_ALIGN))
  81. /*
  82. * A pud_t points to a pmd_t array. Since we can have multiple per
  83. * page, we don't have a one-to-one mapping of pud_t's to pages.
  84. */
  85. #define pud_page(pud) pfn_to_page(HV_PTFN_TO_PFN(pud_ptfn(pud)))
  86. static inline unsigned long pud_index(unsigned long address)
  87. {
  88. return (address >> PUD_SHIFT) & (PTRS_PER_PUD - 1);
  89. }
  90. #define pmd_offset(pud, address) \
  91. ((pmd_t *)pud_page_vaddr(*(pud)) + pmd_index(address))
  92. static inline void __set_pmd(pmd_t *pmdp, pmd_t pmdval)
  93. {
  94. set_pte(pmdp, pmdval);
  95. }
  96. /* Create a pmd from a PTFN and pgprot. */
  97. static inline pmd_t ptfn_pmd(unsigned long ptfn, pgprot_t prot)
  98. {
  99. return hv_pte_set_ptfn(prot, ptfn);
  100. }
  101. /* Return the page-table frame number (ptfn) that a pmd_t points at. */
  102. static inline unsigned long pmd_ptfn(pmd_t pmd)
  103. {
  104. return hv_pte_get_ptfn(pmd);
  105. }
  106. static inline void pmd_clear(pmd_t *pmdp)
  107. {
  108. __pte_clear(pmdp);
  109. }
  110. /* Normalize an address to having the correct high bits set. */
  111. #define pgd_addr_normalize pgd_addr_normalize
  112. static inline unsigned long pgd_addr_normalize(unsigned long addr)
  113. {
  114. return ((long)addr << (CHIP_WORD_SIZE() - CHIP_VA_WIDTH())) >>
  115. (CHIP_WORD_SIZE() - CHIP_VA_WIDTH());
  116. }
  117. /* We don't define any pgds for these addresses. */
  118. static inline int pgd_addr_invalid(unsigned long addr)
  119. {
  120. return addr >= MEM_HV_START ||
  121. (addr > MEM_LOW_END && addr < MEM_HIGH_START);
  122. }
  123. /*
  124. * Use atomic instructions to provide atomicity against the hypervisor.
  125. */
  126. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  127. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  128. unsigned long addr, pte_t *ptep)
  129. {
  130. return (__insn_fetchand(&ptep->val, ~HV_PTE_ACCESSED) >>
  131. HV_PTE_INDEX_ACCESSED) & 0x1;
  132. }
  133. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  134. static inline void ptep_set_wrprotect(struct mm_struct *mm,
  135. unsigned long addr, pte_t *ptep)
  136. {
  137. __insn_fetchand(&ptep->val, ~HV_PTE_WRITABLE);
  138. }
  139. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  140. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  141. unsigned long addr, pte_t *ptep)
  142. {
  143. return hv_pte(__insn_exch(&ptep->val, 0UL));
  144. }
  145. #endif /* __ASSEMBLY__ */
  146. #endif /* _ASM_TILE_PGTABLE_64_H */