reipl64.S 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * Copyright IBM Corp 2000,2009
  3. * Author(s): Holger Smolinski <Holger.Smolinski@de.ibm.com>,
  4. * Denis Joseph Barrow,
  5. */
  6. #include <asm/asm-offsets.h>
  7. #
  8. # do_reipl_asm
  9. # Parameter: r2 = schid of reipl device
  10. #
  11. .globl do_reipl_asm
  12. do_reipl_asm: basr %r13,0
  13. .Lpg0: lpswe .Lnewpsw-.Lpg0(%r13)
  14. .Lpg1: # do store status of all registers
  15. stg %r1,.Lregsave-.Lpg0(%r13)
  16. lghi %r1,0x1000
  17. stmg %r0,%r15,__LC_GPREGS_SAVE_AREA-0x1000(%r1)
  18. lg %r0,.Lregsave-.Lpg0(%r13)
  19. stg %r0,__LC_GPREGS_SAVE_AREA-0x1000+8(%r1)
  20. stctg %c0,%c15,__LC_CREGS_SAVE_AREA-0x1000(%r1)
  21. stam %a0,%a15,__LC_AREGS_SAVE_AREA-0x1000(%r1)
  22. lg %r10,.Ldump_pfx-.Lpg0(%r13)
  23. mvc __LC_PREFIX_SAVE_AREA-0x1000(4,%r1),0(%r10)
  24. stfpc __LC_FP_CREG_SAVE_AREA-0x1000(%r1)
  25. stckc .Lclkcmp-.Lpg0(%r13)
  26. mvc __LC_CLOCK_COMP_SAVE_AREA-0x1000(7,%r1),.Lclkcmp-.Lpg0(%r13)
  27. stpt __LC_CPU_TIMER_SAVE_AREA-0x1000(%r1)
  28. stg %r13, __LC_PSW_SAVE_AREA-0x1000+8(%r1)
  29. lctlg %c6,%c6,.Lall-.Lpg0(%r13)
  30. lgr %r1,%r2
  31. mvc __LC_PGM_NEW_PSW(16),.Lpcnew-.Lpg0(%r13)
  32. stsch .Lschib-.Lpg0(%r13)
  33. oi .Lschib+5-.Lpg0(%r13),0x84
  34. .Lecs: xi .Lschib+27-.Lpg0(%r13),0x01
  35. msch .Lschib-.Lpg0(%r13)
  36. lghi %r0,5
  37. .Lssch: ssch .Liplorb-.Lpg0(%r13)
  38. jz .L001
  39. brct %r0,.Lssch
  40. bas %r14,.Ldisab-.Lpg0(%r13)
  41. .L001: mvc __LC_IO_NEW_PSW(16),.Lionew-.Lpg0(%r13)
  42. .Ltpi: lpswe .Lwaitpsw-.Lpg0(%r13)
  43. .Lcont: c %r1,__LC_SUBCHANNEL_ID
  44. jnz .Ltpi
  45. clc __LC_IO_INT_PARM(4),.Liplorb-.Lpg0(%r13)
  46. jnz .Ltpi
  47. tsch .Liplirb-.Lpg0(%r13)
  48. tm .Liplirb+9-.Lpg0(%r13),0xbf
  49. jz .L002
  50. bas %r14,.Ldisab-.Lpg0(%r13)
  51. .L002: tm .Liplirb+8-.Lpg0(%r13),0xf3
  52. jz .L003
  53. bas %r14,.Ldisab-.Lpg0(%r13)
  54. .L003: st %r1,__LC_SUBCHANNEL_ID
  55. lhi %r1,0 # mode 0 = esa
  56. slr %r0,%r0 # set cpuid to zero
  57. sigp %r1,%r0,0x12 # switch to esa mode
  58. lpsw 0
  59. .Ldisab: sll %r14,1
  60. srl %r14,1 # need to kill hi bit to avoid specification exceptions.
  61. st %r14,.Ldispsw+12-.Lpg0(%r13)
  62. lpswe .Ldispsw-.Lpg0(%r13)
  63. .align 8
  64. .Lclkcmp: .quad 0x0000000000000000
  65. .Lall: .quad 0x00000000ff000000
  66. .Ldump_pfx: .quad dump_prefix_page
  67. .Lregsave: .quad 0x0000000000000000
  68. .align 16
  69. /*
  70. * These addresses have to be 31 bit otherwise
  71. * the sigp will throw a specifcation exception
  72. * when switching to ESA mode as bit 31 be set
  73. * in the ESA psw.
  74. * Bit 31 of the addresses has to be 0 for the
  75. * 31bit lpswe instruction a fact they appear to have
  76. * omitted from the pop.
  77. */
  78. .Lnewpsw: .quad 0x0000000080000000
  79. .quad .Lpg1
  80. .Lpcnew: .quad 0x0000000080000000
  81. .quad .Lecs
  82. .Lionew: .quad 0x0000000080000000
  83. .quad .Lcont
  84. .Lwaitpsw: .quad 0x0202000080000000
  85. .quad .Ltpi
  86. .Ldispsw: .quad 0x0002000080000000
  87. .quad 0x0000000000000000
  88. .Liplccws: .long 0x02000000,0x60000018
  89. .long 0x08000008,0x20000001
  90. .Liplorb: .long 0x0049504c,0x0040ff80
  91. .long 0x00000000+.Liplccws
  92. .Lschib: .long 0x00000000,0x00000000
  93. .long 0x00000000,0x00000000
  94. .long 0x00000000,0x00000000
  95. .long 0x00000000,0x00000000
  96. .long 0x00000000,0x00000000
  97. .long 0x00000000,0x00000000
  98. .Liplirb: .long 0x00000000,0x00000000
  99. .long 0x00000000,0x00000000
  100. .long 0x00000000,0x00000000
  101. .long 0x00000000,0x00000000
  102. .long 0x00000000,0x00000000
  103. .long 0x00000000,0x00000000
  104. .long 0x00000000,0x00000000
  105. .long 0x00000000,0x00000000