ipipe.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /* -*- linux-c -*-
  2. * linux/arch/blackfin/kernel/ipipe.c
  3. *
  4. * Copyright (C) 2005-2007 Philippe Gerum.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation, Inc., 675 Mass Ave, Cambridge MA 02139,
  9. * USA; either version 2 of the License, or (at your option) any later
  10. * version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. *
  21. * Architecture-dependent I-pipe support for the Blackfin.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/sched.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/percpu.h>
  28. #include <linux/bitops.h>
  29. #include <linux/errno.h>
  30. #include <linux/kthread.h>
  31. #include <linux/unistd.h>
  32. #include <linux/io.h>
  33. #include <asm/system.h>
  34. #include <asm/atomic.h>
  35. #include <asm/irq_handler.h>
  36. DEFINE_PER_CPU(struct pt_regs, __ipipe_tick_regs);
  37. asmlinkage void asm_do_IRQ(unsigned int irq, struct pt_regs *regs);
  38. static void __ipipe_no_irqtail(void);
  39. unsigned long __ipipe_irq_tail_hook = (unsigned long)&__ipipe_no_irqtail;
  40. EXPORT_SYMBOL(__ipipe_irq_tail_hook);
  41. unsigned long __ipipe_core_clock;
  42. EXPORT_SYMBOL(__ipipe_core_clock);
  43. unsigned long __ipipe_freq_scale;
  44. EXPORT_SYMBOL(__ipipe_freq_scale);
  45. atomic_t __ipipe_irq_lvdepth[IVG15 + 1];
  46. unsigned long __ipipe_irq_lvmask = bfin_no_irqs;
  47. EXPORT_SYMBOL(__ipipe_irq_lvmask);
  48. static void __ipipe_ack_irq(unsigned irq, struct irq_desc *desc)
  49. {
  50. desc->ipipe_ack(irq, desc);
  51. }
  52. /*
  53. * __ipipe_enable_pipeline() -- We are running on the boot CPU, hw
  54. * interrupts are off, and secondary CPUs are still lost in space.
  55. */
  56. void __ipipe_enable_pipeline(void)
  57. {
  58. unsigned irq;
  59. __ipipe_core_clock = get_cclk(); /* Fetch this once. */
  60. __ipipe_freq_scale = 1000000000UL / __ipipe_core_clock;
  61. for (irq = 0; irq < NR_IRQS; ++irq)
  62. ipipe_virtualize_irq(ipipe_root_domain,
  63. irq,
  64. (ipipe_irq_handler_t)&asm_do_IRQ,
  65. NULL,
  66. &__ipipe_ack_irq,
  67. IPIPE_HANDLE_MASK | IPIPE_PASS_MASK);
  68. }
  69. /*
  70. * __ipipe_handle_irq() -- IPIPE's generic IRQ handler. An optimistic
  71. * interrupt protection log is maintained here for each domain. Hw
  72. * interrupts are masked on entry.
  73. */
  74. void __ipipe_handle_irq(unsigned irq, struct pt_regs *regs)
  75. {
  76. struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
  77. struct ipipe_domain *this_domain, *next_domain;
  78. struct list_head *head, *pos;
  79. struct ipipe_irqdesc *idesc;
  80. int m_ack, s = -1;
  81. /*
  82. * Software-triggered IRQs do not need any ack. The contents
  83. * of the register frame should only be used when processing
  84. * the timer interrupt, but not for handling any other
  85. * interrupt.
  86. */
  87. m_ack = (regs == NULL || irq == IRQ_SYSTMR || irq == IRQ_CORETMR);
  88. this_domain = __ipipe_current_domain;
  89. idesc = &this_domain->irqs[irq];
  90. if (unlikely(test_bit(IPIPE_STICKY_FLAG, &idesc->control)))
  91. head = &this_domain->p_link;
  92. else {
  93. head = __ipipe_pipeline.next;
  94. next_domain = list_entry(head, struct ipipe_domain, p_link);
  95. idesc = &next_domain->irqs[irq];
  96. if (likely(test_bit(IPIPE_WIRED_FLAG, &idesc->control))) {
  97. if (!m_ack && idesc->acknowledge != NULL)
  98. idesc->acknowledge(irq, irq_to_desc(irq));
  99. if (test_bit(IPIPE_SYNCDEFER_FLAG, &p->status))
  100. s = __test_and_set_bit(IPIPE_STALL_FLAG,
  101. &p->status);
  102. __ipipe_dispatch_wired(next_domain, irq);
  103. goto out;
  104. }
  105. }
  106. /* Ack the interrupt. */
  107. pos = head;
  108. while (pos != &__ipipe_pipeline) {
  109. next_domain = list_entry(pos, struct ipipe_domain, p_link);
  110. idesc = &next_domain->irqs[irq];
  111. if (test_bit(IPIPE_HANDLE_FLAG, &idesc->control)) {
  112. __ipipe_set_irq_pending(next_domain, irq);
  113. if (!m_ack && idesc->acknowledge != NULL) {
  114. idesc->acknowledge(irq, irq_to_desc(irq));
  115. m_ack = 1;
  116. }
  117. }
  118. if (!test_bit(IPIPE_PASS_FLAG, &idesc->control))
  119. break;
  120. pos = next_domain->p_link.next;
  121. }
  122. /*
  123. * Now walk the pipeline, yielding control to the highest
  124. * priority domain that has pending interrupt(s) or
  125. * immediately to the current domain if the interrupt has been
  126. * marked as 'sticky'. This search does not go beyond the
  127. * current domain in the pipeline. We also enforce the
  128. * additional root stage lock (blackfin-specific).
  129. */
  130. if (test_bit(IPIPE_SYNCDEFER_FLAG, &p->status))
  131. s = __test_and_set_bit(IPIPE_STALL_FLAG, &p->status);
  132. /*
  133. * If the interrupt preempted the head domain, then do not
  134. * even try to walk the pipeline, unless an interrupt is
  135. * pending for it.
  136. */
  137. if (test_bit(IPIPE_AHEAD_FLAG, &this_domain->flags) &&
  138. !__ipipe_ipending_p(ipipe_head_cpudom_ptr()))
  139. goto out;
  140. __ipipe_walk_pipeline(head);
  141. out:
  142. if (!s)
  143. __clear_bit(IPIPE_STALL_FLAG, &p->status);
  144. }
  145. void __ipipe_enable_irqdesc(struct ipipe_domain *ipd, unsigned irq)
  146. {
  147. struct irq_desc *desc = irq_to_desc(irq);
  148. int prio = __ipipe_get_irq_priority(irq);
  149. desc->depth = 0;
  150. if (ipd != &ipipe_root &&
  151. atomic_inc_return(&__ipipe_irq_lvdepth[prio]) == 1)
  152. __set_bit(prio, &__ipipe_irq_lvmask);
  153. }
  154. EXPORT_SYMBOL(__ipipe_enable_irqdesc);
  155. void __ipipe_disable_irqdesc(struct ipipe_domain *ipd, unsigned irq)
  156. {
  157. int prio = __ipipe_get_irq_priority(irq);
  158. if (ipd != &ipipe_root &&
  159. atomic_dec_and_test(&__ipipe_irq_lvdepth[prio]))
  160. __clear_bit(prio, &__ipipe_irq_lvmask);
  161. }
  162. EXPORT_SYMBOL(__ipipe_disable_irqdesc);
  163. asmlinkage int __ipipe_syscall_root(struct pt_regs *regs)
  164. {
  165. struct ipipe_percpu_domain_data *p;
  166. void (*hook)(void);
  167. int ret;
  168. WARN_ON_ONCE(irqs_disabled_hw());
  169. /*
  170. * We need to run the IRQ tail hook each time we intercept a
  171. * syscall, because we know that important operations might be
  172. * pending there (e.g. Xenomai deferred rescheduling).
  173. */
  174. hook = (__typeof__(hook))__ipipe_irq_tail_hook;
  175. hook();
  176. /*
  177. * This routine either returns:
  178. * 0 -- if the syscall is to be passed to Linux;
  179. * >0 -- if the syscall should not be passed to Linux, and no
  180. * tail work should be performed;
  181. * <0 -- if the syscall should not be passed to Linux but the
  182. * tail work has to be performed (for handling signals etc).
  183. */
  184. if (!__ipipe_syscall_watched_p(current, regs->orig_p0) ||
  185. !__ipipe_event_monitored_p(IPIPE_EVENT_SYSCALL))
  186. return 0;
  187. ret = __ipipe_dispatch_event(IPIPE_EVENT_SYSCALL, regs);
  188. hard_local_irq_disable();
  189. /*
  190. * This is the end of the syscall path, so we may
  191. * safely assume a valid Linux task stack here.
  192. */
  193. if (current->ipipe_flags & PF_EVTRET) {
  194. current->ipipe_flags &= ~PF_EVTRET;
  195. __ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs);
  196. }
  197. if (!__ipipe_root_domain_p)
  198. ret = -1;
  199. else {
  200. p = ipipe_root_cpudom_ptr();
  201. if (__ipipe_ipending_p(p))
  202. __ipipe_sync_pipeline();
  203. }
  204. hard_local_irq_enable();
  205. return -ret;
  206. }
  207. static void __ipipe_no_irqtail(void)
  208. {
  209. }
  210. int ipipe_get_sysinfo(struct ipipe_sysinfo *info)
  211. {
  212. info->sys_nr_cpus = num_online_cpus();
  213. info->sys_cpu_freq = ipipe_cpu_freq();
  214. info->sys_hrtimer_irq = IPIPE_TIMER_IRQ;
  215. info->sys_hrtimer_freq = __ipipe_core_clock;
  216. info->sys_hrclock_freq = __ipipe_core_clock;
  217. return 0;
  218. }
  219. /*
  220. * ipipe_trigger_irq() -- Push the interrupt at front of the pipeline
  221. * just like if it has been actually received from a hw source. Also
  222. * works for virtual interrupts.
  223. */
  224. int ipipe_trigger_irq(unsigned irq)
  225. {
  226. unsigned long flags;
  227. #ifdef CONFIG_IPIPE_DEBUG
  228. if (irq >= IPIPE_NR_IRQS ||
  229. (ipipe_virtual_irq_p(irq)
  230. && !test_bit(irq - IPIPE_VIRQ_BASE, &__ipipe_virtual_irq_map)))
  231. return -EINVAL;
  232. #endif
  233. flags = hard_local_irq_save();
  234. __ipipe_handle_irq(irq, NULL);
  235. hard_local_irq_restore(flags);
  236. return 1;
  237. }
  238. asmlinkage void __ipipe_sync_root(void)
  239. {
  240. void (*irq_tail_hook)(void) = (void (*)(void))__ipipe_irq_tail_hook;
  241. struct ipipe_percpu_domain_data *p;
  242. unsigned long flags;
  243. BUG_ON(irqs_disabled());
  244. flags = hard_local_irq_save();
  245. if (irq_tail_hook)
  246. irq_tail_hook();
  247. clear_thread_flag(TIF_IRQ_SYNC);
  248. p = ipipe_root_cpudom_ptr();
  249. if (__ipipe_ipending_p(p))
  250. __ipipe_sync_pipeline();
  251. hard_local_irq_restore(flags);
  252. }
  253. void ___ipipe_sync_pipeline(void)
  254. {
  255. if (__ipipe_root_domain_p &&
  256. test_bit(IPIPE_SYNCDEFER_FLAG, &ipipe_root_cpudom_var(status)))
  257. return;
  258. __ipipe_sync_stage();
  259. }
  260. void __ipipe_disable_root_irqs_hw(void)
  261. {
  262. /*
  263. * This code is called by the ins{bwl} routines (see
  264. * arch/blackfin/lib/ins.S), which are heavily used by the
  265. * network stack. It masks all interrupts but those handled by
  266. * non-root domains, so that we keep decent network transfer
  267. * rates for Linux without inducing pathological jitter for
  268. * the real-time domain.
  269. */
  270. bfin_sti(__ipipe_irq_lvmask);
  271. __set_bit(IPIPE_STALL_FLAG, &ipipe_root_cpudom_var(status));
  272. }
  273. void __ipipe_enable_root_irqs_hw(void)
  274. {
  275. __clear_bit(IPIPE_STALL_FLAG, &ipipe_root_cpudom_var(status));
  276. bfin_sti(bfin_irq_flags);
  277. }
  278. /*
  279. * We could use standard atomic bitops in the following root status
  280. * manipulation routines, but let's prepare for SMP support in the
  281. * same move, preventing CPU migration as required.
  282. */
  283. void __ipipe_stall_root(void)
  284. {
  285. unsigned long *p, flags;
  286. flags = hard_local_irq_save();
  287. p = &__ipipe_root_status;
  288. __set_bit(IPIPE_STALL_FLAG, p);
  289. hard_local_irq_restore(flags);
  290. }
  291. EXPORT_SYMBOL(__ipipe_stall_root);
  292. unsigned long __ipipe_test_and_stall_root(void)
  293. {
  294. unsigned long *p, flags;
  295. int x;
  296. flags = hard_local_irq_save();
  297. p = &__ipipe_root_status;
  298. x = __test_and_set_bit(IPIPE_STALL_FLAG, p);
  299. hard_local_irq_restore(flags);
  300. return x;
  301. }
  302. EXPORT_SYMBOL(__ipipe_test_and_stall_root);
  303. unsigned long __ipipe_test_root(void)
  304. {
  305. const unsigned long *p;
  306. unsigned long flags;
  307. int x;
  308. flags = hard_local_irq_save_smp();
  309. p = &__ipipe_root_status;
  310. x = test_bit(IPIPE_STALL_FLAG, p);
  311. hard_local_irq_restore_smp(flags);
  312. return x;
  313. }
  314. EXPORT_SYMBOL(__ipipe_test_root);
  315. void __ipipe_lock_root(void)
  316. {
  317. unsigned long *p, flags;
  318. flags = hard_local_irq_save();
  319. p = &__ipipe_root_status;
  320. __set_bit(IPIPE_SYNCDEFER_FLAG, p);
  321. hard_local_irq_restore(flags);
  322. }
  323. EXPORT_SYMBOL(__ipipe_lock_root);
  324. void __ipipe_unlock_root(void)
  325. {
  326. unsigned long *p, flags;
  327. flags = hard_local_irq_save();
  328. p = &__ipipe_root_status;
  329. __clear_bit(IPIPE_SYNCDEFER_FLAG, p);
  330. hard_local_irq_restore(flags);
  331. }
  332. EXPORT_SYMBOL(__ipipe_unlock_root);