tzic.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/device.h>
  15. #include <linux/errno.h>
  16. #include <linux/io.h>
  17. #include <asm/mach/irq.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include "irq-common.h"
  21. /*
  22. *****************************************
  23. * TZIC Registers *
  24. *****************************************
  25. */
  26. #define TZIC_INTCNTL 0x0000 /* Control register */
  27. #define TZIC_INTTYPE 0x0004 /* Controller Type register */
  28. #define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
  29. #define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
  30. #define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
  31. #define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
  32. #define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
  33. #define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
  34. #define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
  35. #define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
  36. #define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
  37. #define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
  38. #define TZIC_PND0 0x0D00 /* Pending Register 0 */
  39. #define TZIC_HIPND0 0x0D80 /* High Priority Pending Register */
  40. #define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
  41. #define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
  42. #define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
  43. void __iomem *tzic_base; /* Used as irq controller base in entry-macro.S */
  44. #ifdef CONFIG_FIQ
  45. static int tzic_set_irq_fiq(unsigned int irq, unsigned int type)
  46. {
  47. unsigned int index, mask, value;
  48. index = irq >> 5;
  49. if (unlikely(index >= 4))
  50. return -EINVAL;
  51. mask = 1U << (irq & 0x1F);
  52. value = __raw_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
  53. if (type)
  54. value &= ~mask;
  55. __raw_writel(value, tzic_base + TZIC_INTSEC0(index));
  56. return 0;
  57. }
  58. #endif
  59. /**
  60. * tzic_mask_irq() - Disable interrupt source "d" in the TZIC
  61. *
  62. * @param d interrupt source
  63. */
  64. static void tzic_mask_irq(struct irq_data *d)
  65. {
  66. int index, off;
  67. index = d->irq >> 5;
  68. off = d->irq & 0x1F;
  69. __raw_writel(1 << off, tzic_base + TZIC_ENCLEAR0(index));
  70. }
  71. /**
  72. * tzic_unmask_irq() - Enable interrupt source "d" in the TZIC
  73. *
  74. * @param d interrupt source
  75. */
  76. static void tzic_unmask_irq(struct irq_data *d)
  77. {
  78. int index, off;
  79. index = d->irq >> 5;
  80. off = d->irq & 0x1F;
  81. __raw_writel(1 << off, tzic_base + TZIC_ENSET0(index));
  82. }
  83. static unsigned int wakeup_intr[4];
  84. /**
  85. * tzic_set_wake_irq() - Set interrupt source "d" in the TZIC as a wake-up source.
  86. *
  87. * @param d interrupt source
  88. * @param enable enable as wake-up if equal to non-zero
  89. * disble as wake-up if equal to zero
  90. *
  91. * @return This function returns 0 on success.
  92. */
  93. static int tzic_set_wake_irq(struct irq_data *d, unsigned int enable)
  94. {
  95. unsigned int index, off;
  96. index = d->irq >> 5;
  97. off = d->irq & 0x1F;
  98. if (index > 3)
  99. return -EINVAL;
  100. if (enable)
  101. wakeup_intr[index] |= (1 << off);
  102. else
  103. wakeup_intr[index] &= ~(1 << off);
  104. return 0;
  105. }
  106. static struct mxc_irq_chip mxc_tzic_chip = {
  107. .base = {
  108. .name = "MXC_TZIC",
  109. .irq_ack = tzic_mask_irq,
  110. .irq_mask = tzic_mask_irq,
  111. .irq_unmask = tzic_unmask_irq,
  112. .irq_set_wake = tzic_set_wake_irq,
  113. },
  114. #ifdef CONFIG_FIQ
  115. .set_irq_fiq = tzic_set_irq_fiq,
  116. #endif
  117. };
  118. /*
  119. * This function initializes the TZIC hardware and disables all the
  120. * interrupts. It registers the interrupt enable and disable functions
  121. * to the kernel for each interrupt source.
  122. */
  123. void __init tzic_init_irq(void __iomem *irqbase)
  124. {
  125. int i;
  126. tzic_base = irqbase;
  127. /* put the TZIC into the reset value with
  128. * all interrupts disabled
  129. */
  130. i = __raw_readl(tzic_base + TZIC_INTCNTL);
  131. __raw_writel(0x80010001, tzic_base + TZIC_INTCNTL);
  132. __raw_writel(0x1f, tzic_base + TZIC_PRIOMASK);
  133. __raw_writel(0x02, tzic_base + TZIC_SYNCCTRL);
  134. for (i = 0; i < 4; i++)
  135. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
  136. /* disable all interrupts */
  137. for (i = 0; i < 4; i++)
  138. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
  139. /* all IRQ no FIQ Warning :: No selection */
  140. for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
  141. irq_set_chip_and_handler(i, &mxc_tzic_chip.base,
  142. handle_level_irq);
  143. set_irq_flags(i, IRQF_VALID);
  144. }
  145. #ifdef CONFIG_FIQ
  146. /* Initialize FIQ */
  147. init_FIQ();
  148. #endif
  149. pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
  150. }
  151. /**
  152. * tzic_enable_wake() - enable wakeup interrupt
  153. *
  154. * @param is_idle 1 if called in idle loop (ENSET0 register);
  155. * 0 to be used when called from low power entry
  156. * @return 0 if successful; non-zero otherwise
  157. */
  158. int tzic_enable_wake(int is_idle)
  159. {
  160. unsigned int i, v;
  161. __raw_writel(1, tzic_base + TZIC_DSMINT);
  162. if (unlikely(__raw_readl(tzic_base + TZIC_DSMINT) == 0))
  163. return -EAGAIN;
  164. for (i = 0; i < 4; i++) {
  165. v = is_idle ? __raw_readl(tzic_base + TZIC_ENSET0(i)) :
  166. wakeup_intr[i];
  167. __raw_writel(v, tzic_base + TZIC_WAKEUP0(i));
  168. }
  169. return 0;
  170. }