cpu.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * linux/arch/arm/mach-w90x900/cpu.c
  3. *
  4. * Copyright (c) 2009 Nuvoton corporation.
  5. *
  6. * Wan ZongShun <mcuos.com@gmail.com>
  7. *
  8. * NUC900 series cpu common support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation;version 2 of the License.
  13. *
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/list.h>
  19. #include <linux/timer.h>
  20. #include <linux/init.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/io.h>
  23. #include <linux/serial_8250.h>
  24. #include <linux/delay.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/irq.h>
  28. #include <asm/irq.h>
  29. #include <mach/hardware.h>
  30. #include <mach/regs-serial.h>
  31. #include <mach/regs-clock.h>
  32. #include <mach/regs-ebi.h>
  33. #include "cpu.h"
  34. #include "clock.h"
  35. /* Initial IO mappings */
  36. static struct map_desc nuc900_iodesc[] __initdata = {
  37. IODESC_ENT(IRQ),
  38. IODESC_ENT(GCR),
  39. IODESC_ENT(UART),
  40. IODESC_ENT(TIMER),
  41. IODESC_ENT(EBI),
  42. IODESC_ENT(GPIO),
  43. };
  44. /* Initial clock declarations. */
  45. static DEFINE_CLK(lcd, 0);
  46. static DEFINE_CLK(audio, 1);
  47. static DEFINE_CLK(fmi, 4);
  48. static DEFINE_SUBCLK(ms, 0);
  49. static DEFINE_SUBCLK(sd, 1);
  50. static DEFINE_CLK(dmac, 5);
  51. static DEFINE_CLK(atapi, 6);
  52. static DEFINE_CLK(emc, 7);
  53. static DEFINE_SUBCLK(rmii, 2);
  54. static DEFINE_CLK(usbd, 8);
  55. static DEFINE_CLK(usbh, 9);
  56. static DEFINE_CLK(g2d, 10);;
  57. static DEFINE_CLK(pwm, 18);
  58. static DEFINE_CLK(ps2, 24);
  59. static DEFINE_CLK(kpi, 25);
  60. static DEFINE_CLK(wdt, 26);
  61. static DEFINE_CLK(gdma, 27);
  62. static DEFINE_CLK(adc, 28);
  63. static DEFINE_CLK(usi, 29);
  64. static DEFINE_CLK(ext, 0);
  65. static DEFINE_CLK(timer0, 19);
  66. static DEFINE_CLK(timer1, 20);
  67. static DEFINE_CLK(timer2, 21);
  68. static DEFINE_CLK(timer3, 22);
  69. static DEFINE_CLK(timer4, 23);
  70. static struct clk_lookup nuc900_clkregs[] = {
  71. DEF_CLKLOOK(&clk_lcd, "nuc900-lcd", NULL),
  72. DEF_CLKLOOK(&clk_audio, "nuc900-audio", NULL),
  73. DEF_CLKLOOK(&clk_fmi, "nuc900-fmi", NULL),
  74. DEF_CLKLOOK(&clk_ms, "nuc900-fmi", "MS"),
  75. DEF_CLKLOOK(&clk_sd, "nuc900-fmi", "SD"),
  76. DEF_CLKLOOK(&clk_dmac, "nuc900-dmac", NULL),
  77. DEF_CLKLOOK(&clk_atapi, "nuc900-atapi", NULL),
  78. DEF_CLKLOOK(&clk_emc, "nuc900-emc", NULL),
  79. DEF_CLKLOOK(&clk_rmii, "nuc900-emc", "RMII"),
  80. DEF_CLKLOOK(&clk_usbd, "nuc900-usbd", NULL),
  81. DEF_CLKLOOK(&clk_usbh, "nuc900-usbh", NULL),
  82. DEF_CLKLOOK(&clk_g2d, "nuc900-g2d", NULL),
  83. DEF_CLKLOOK(&clk_pwm, "nuc900-pwm", NULL),
  84. DEF_CLKLOOK(&clk_ps2, "nuc900-ps2", NULL),
  85. DEF_CLKLOOK(&clk_kpi, "nuc900-kpi", NULL),
  86. DEF_CLKLOOK(&clk_wdt, "nuc900-wdt", NULL),
  87. DEF_CLKLOOK(&clk_gdma, "nuc900-gdma", NULL),
  88. DEF_CLKLOOK(&clk_adc, "nuc900-ts", NULL),
  89. DEF_CLKLOOK(&clk_usi, "nuc900-spi", NULL),
  90. DEF_CLKLOOK(&clk_ext, NULL, "ext"),
  91. DEF_CLKLOOK(&clk_timer0, NULL, "timer0"),
  92. DEF_CLKLOOK(&clk_timer1, NULL, "timer1"),
  93. DEF_CLKLOOK(&clk_timer2, NULL, "timer2"),
  94. DEF_CLKLOOK(&clk_timer3, NULL, "timer3"),
  95. DEF_CLKLOOK(&clk_timer4, NULL, "timer4"),
  96. };
  97. /* Initial serial platform data */
  98. struct plat_serial8250_port nuc900_uart_data[] = {
  99. NUC900_8250PORT(UART0),
  100. {},
  101. };
  102. struct platform_device nuc900_serial_device = {
  103. .name = "serial8250",
  104. .id = PLAT8250_DEV_PLATFORM,
  105. .dev = {
  106. .platform_data = nuc900_uart_data,
  107. },
  108. };
  109. /*Set NUC900 series cpu frequence*/
  110. static int __init nuc900_set_clkval(unsigned int cpufreq)
  111. {
  112. unsigned int pllclk, ahbclk, apbclk, val;
  113. pllclk = 0;
  114. ahbclk = 0;
  115. apbclk = 0;
  116. switch (cpufreq) {
  117. case 66:
  118. pllclk = PLL_66MHZ;
  119. ahbclk = AHB_CPUCLK_1_1;
  120. apbclk = APB_AHB_1_2;
  121. break;
  122. case 100:
  123. pllclk = PLL_100MHZ;
  124. ahbclk = AHB_CPUCLK_1_1;
  125. apbclk = APB_AHB_1_2;
  126. break;
  127. case 120:
  128. pllclk = PLL_120MHZ;
  129. ahbclk = AHB_CPUCLK_1_2;
  130. apbclk = APB_AHB_1_2;
  131. break;
  132. case 166:
  133. pllclk = PLL_166MHZ;
  134. ahbclk = AHB_CPUCLK_1_2;
  135. apbclk = APB_AHB_1_2;
  136. break;
  137. case 200:
  138. pllclk = PLL_200MHZ;
  139. ahbclk = AHB_CPUCLK_1_2;
  140. apbclk = APB_AHB_1_2;
  141. break;
  142. }
  143. __raw_writel(pllclk, REG_PLLCON0);
  144. val = __raw_readl(REG_CLKDIV);
  145. val &= ~(0x03 << 24 | 0x03 << 26);
  146. val |= (ahbclk << 24 | apbclk << 26);
  147. __raw_writel(val, REG_CLKDIV);
  148. return 0;
  149. }
  150. static int __init nuc900_set_cpufreq(char *str)
  151. {
  152. unsigned long cpufreq, val;
  153. if (!*str)
  154. return 0;
  155. strict_strtoul(str, 0, &cpufreq);
  156. nuc900_clock_source(NULL, "ext");
  157. nuc900_set_clkval(cpufreq);
  158. mdelay(1);
  159. val = __raw_readl(REG_CKSKEW);
  160. val &= ~0xff;
  161. val |= DEFAULTSKEW;
  162. __raw_writel(val, REG_CKSKEW);
  163. nuc900_clock_source(NULL, "pll0");
  164. return 1;
  165. }
  166. __setup("cpufreq=", nuc900_set_cpufreq);
  167. /*Init NUC900 evb io*/
  168. void __init nuc900_map_io(struct map_desc *mach_desc, int mach_size)
  169. {
  170. unsigned long idcode = 0x0;
  171. iotable_init(mach_desc, mach_size);
  172. iotable_init(nuc900_iodesc, ARRAY_SIZE(nuc900_iodesc));
  173. idcode = __raw_readl(NUC900PDID);
  174. if (idcode == NUC910_CPUID)
  175. printk(KERN_INFO "CPU type 0x%08lx is NUC910\n", idcode);
  176. else if (idcode == NUC920_CPUID)
  177. printk(KERN_INFO "CPU type 0x%08lx is NUC920\n", idcode);
  178. else if (idcode == NUC950_CPUID)
  179. printk(KERN_INFO "CPU type 0x%08lx is NUC950\n", idcode);
  180. else if (idcode == NUC960_CPUID)
  181. printk(KERN_INFO "CPU type 0x%08lx is NUC960\n", idcode);
  182. }
  183. /*Init NUC900 clock*/
  184. void __init nuc900_init_clocks(void)
  185. {
  186. clkdev_add_table(nuc900_clkregs, ARRAY_SIZE(nuc900_clkregs));
  187. }