pcie.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * arch/arm/mach-tegra/pci.c
  3. *
  4. * PCIe host controller driver for TEGRA(2) SOCs
  5. *
  6. * Copyright (c) 2010, CompuLab, Ltd.
  7. * Author: Mike Rapoport <mike@compulab.co.il>
  8. *
  9. * Based on NVIDIA PCIe driver
  10. * Copyright (c) 2008-2009, NVIDIA Corporation.
  11. *
  12. * Bits taken from arch/arm/mach-dove/pcie.c
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful, but WITHOUT
  20. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  21. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  22. * more details.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/pci.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/irq.h>
  32. #include <linux/clk.h>
  33. #include <linux/delay.h>
  34. #include <asm/sizes.h>
  35. #include <asm/mach/pci.h>
  36. #include <mach/pinmux.h>
  37. #include <mach/iomap.h>
  38. #include <mach/clk.h>
  39. #include <mach/powergate.h>
  40. /* register definitions */
  41. #define AFI_OFFSET 0x3800
  42. #define PADS_OFFSET 0x3000
  43. #define RP0_OFFSET 0x0000
  44. #define RP1_OFFSET 0x1000
  45. #define AFI_AXI_BAR0_SZ 0x00
  46. #define AFI_AXI_BAR1_SZ 0x04
  47. #define AFI_AXI_BAR2_SZ 0x08
  48. #define AFI_AXI_BAR3_SZ 0x0c
  49. #define AFI_AXI_BAR4_SZ 0x10
  50. #define AFI_AXI_BAR5_SZ 0x14
  51. #define AFI_AXI_BAR0_START 0x18
  52. #define AFI_AXI_BAR1_START 0x1c
  53. #define AFI_AXI_BAR2_START 0x20
  54. #define AFI_AXI_BAR3_START 0x24
  55. #define AFI_AXI_BAR4_START 0x28
  56. #define AFI_AXI_BAR5_START 0x2c
  57. #define AFI_FPCI_BAR0 0x30
  58. #define AFI_FPCI_BAR1 0x34
  59. #define AFI_FPCI_BAR2 0x38
  60. #define AFI_FPCI_BAR3 0x3c
  61. #define AFI_FPCI_BAR4 0x40
  62. #define AFI_FPCI_BAR5 0x44
  63. #define AFI_CACHE_BAR0_SZ 0x48
  64. #define AFI_CACHE_BAR0_ST 0x4c
  65. #define AFI_CACHE_BAR1_SZ 0x50
  66. #define AFI_CACHE_BAR1_ST 0x54
  67. #define AFI_MSI_BAR_SZ 0x60
  68. #define AFI_MSI_FPCI_BAR_ST 0x64
  69. #define AFI_MSI_AXI_BAR_ST 0x68
  70. #define AFI_CONFIGURATION 0xac
  71. #define AFI_CONFIGURATION_EN_FPCI (1 << 0)
  72. #define AFI_FPCI_ERROR_MASKS 0xb0
  73. #define AFI_INTR_MASK 0xb4
  74. #define AFI_INTR_MASK_INT_MASK (1 << 0)
  75. #define AFI_INTR_MASK_MSI_MASK (1 << 8)
  76. #define AFI_INTR_CODE 0xb8
  77. #define AFI_INTR_CODE_MASK 0xf
  78. #define AFI_INTR_MASTER_ABORT 4
  79. #define AFI_INTR_LEGACY 6
  80. #define AFI_INTR_SIGNATURE 0xbc
  81. #define AFI_SM_INTR_ENABLE 0xc4
  82. #define AFI_AFI_INTR_ENABLE 0xc8
  83. #define AFI_INTR_EN_INI_SLVERR (1 << 0)
  84. #define AFI_INTR_EN_INI_DECERR (1 << 1)
  85. #define AFI_INTR_EN_TGT_SLVERR (1 << 2)
  86. #define AFI_INTR_EN_TGT_DECERR (1 << 3)
  87. #define AFI_INTR_EN_TGT_WRERR (1 << 4)
  88. #define AFI_INTR_EN_DFPCI_DECERR (1 << 5)
  89. #define AFI_INTR_EN_AXI_DECERR (1 << 6)
  90. #define AFI_INTR_EN_FPCI_TIMEOUT (1 << 7)
  91. #define AFI_PCIE_CONFIG 0x0f8
  92. #define AFI_PCIE_CONFIG_PCIEC0_DISABLE_DEVICE (1 << 1)
  93. #define AFI_PCIE_CONFIG_PCIEC1_DISABLE_DEVICE (1 << 2)
  94. #define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK (0xf << 20)
  95. #define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE (0x0 << 20)
  96. #define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL (0x1 << 20)
  97. #define AFI_FUSE 0x104
  98. #define AFI_FUSE_PCIE_T0_GEN2_DIS (1 << 2)
  99. #define AFI_PEX0_CTRL 0x110
  100. #define AFI_PEX1_CTRL 0x118
  101. #define AFI_PEX_CTRL_RST (1 << 0)
  102. #define AFI_PEX_CTRL_REFCLK_EN (1 << 3)
  103. #define RP_VEND_XP 0x00000F00
  104. #define RP_VEND_XP_DL_UP (1 << 30)
  105. #define RP_LINK_CONTROL_STATUS 0x00000090
  106. #define RP_LINK_CONTROL_STATUS_LINKSTAT_MASK 0x3fff0000
  107. #define PADS_CTL_SEL 0x0000009C
  108. #define PADS_CTL 0x000000A0
  109. #define PADS_CTL_IDDQ_1L (1 << 0)
  110. #define PADS_CTL_TX_DATA_EN_1L (1 << 6)
  111. #define PADS_CTL_RX_DATA_EN_1L (1 << 10)
  112. #define PADS_PLL_CTL 0x000000B8
  113. #define PADS_PLL_CTL_RST_B4SM (1 << 1)
  114. #define PADS_PLL_CTL_LOCKDET (1 << 8)
  115. #define PADS_PLL_CTL_REFCLK_MASK (0x3 << 16)
  116. #define PADS_PLL_CTL_REFCLK_INTERNAL_CML (0 << 16)
  117. #define PADS_PLL_CTL_REFCLK_INTERNAL_CMOS (1 << 16)
  118. #define PADS_PLL_CTL_REFCLK_EXTERNAL (2 << 16)
  119. #define PADS_PLL_CTL_TXCLKREF_MASK (0x1 << 20)
  120. #define PADS_PLL_CTL_TXCLKREF_DIV10 (0 << 20)
  121. #define PADS_PLL_CTL_TXCLKREF_DIV5 (1 << 20)
  122. /* PMC access is required for PCIE xclk (un)clamping */
  123. #define PMC_SCRATCH42 0x144
  124. #define PMC_SCRATCH42_PCX_CLAMP (1 << 0)
  125. static void __iomem *reg_pmc_base = IO_ADDRESS(TEGRA_PMC_BASE);
  126. #define pmc_writel(value, reg) \
  127. __raw_writel(value, (u32)reg_pmc_base + (reg))
  128. #define pmc_readl(reg) \
  129. __raw_readl((u32)reg_pmc_base + (reg))
  130. /*
  131. * Tegra2 defines 1GB in the AXI address map for PCIe.
  132. *
  133. * That address space is split into different regions, with sizes and
  134. * offsets as follows:
  135. *
  136. * 0x80000000 - 0x80003fff - PCI controller registers
  137. * 0x80004000 - 0x80103fff - PCI configuration space
  138. * 0x80104000 - 0x80203fff - PCI extended configuration space
  139. * 0x80203fff - 0x803fffff - unused
  140. * 0x80400000 - 0x8040ffff - downstream IO
  141. * 0x80410000 - 0x8fffffff - unused
  142. * 0x90000000 - 0x9fffffff - non-prefetchable memory
  143. * 0xa0000000 - 0xbfffffff - prefetchable memory
  144. */
  145. #define TEGRA_PCIE_BASE 0x80000000
  146. #define PCIE_REGS_SZ SZ_16K
  147. #define PCIE_CFG_OFF PCIE_REGS_SZ
  148. #define PCIE_CFG_SZ SZ_1M
  149. #define PCIE_EXT_CFG_OFF (PCIE_CFG_SZ + PCIE_CFG_OFF)
  150. #define PCIE_EXT_CFG_SZ SZ_1M
  151. #define PCIE_IOMAP_SZ (PCIE_REGS_SZ + PCIE_CFG_SZ + PCIE_EXT_CFG_SZ)
  152. #define MMIO_BASE (TEGRA_PCIE_BASE + SZ_4M)
  153. #define MMIO_SIZE SZ_64K
  154. #define MEM_BASE_0 (TEGRA_PCIE_BASE + SZ_256M)
  155. #define MEM_SIZE_0 SZ_128M
  156. #define MEM_BASE_1 (MEM_BASE_0 + MEM_SIZE_0)
  157. #define MEM_SIZE_1 SZ_128M
  158. #define PREFETCH_MEM_BASE_0 (MEM_BASE_1 + MEM_SIZE_1)
  159. #define PREFETCH_MEM_SIZE_0 SZ_128M
  160. #define PREFETCH_MEM_BASE_1 (PREFETCH_MEM_BASE_0 + PREFETCH_MEM_SIZE_0)
  161. #define PREFETCH_MEM_SIZE_1 SZ_128M
  162. #define PCIE_CONF_BUS(b) ((b) << 16)
  163. #define PCIE_CONF_DEV(d) ((d) << 11)
  164. #define PCIE_CONF_FUNC(f) ((f) << 8)
  165. #define PCIE_CONF_REG(r) \
  166. (((r) & ~0x3) | (((r) < 256) ? PCIE_CFG_OFF : PCIE_EXT_CFG_OFF))
  167. struct tegra_pcie_port {
  168. int index;
  169. u8 root_bus_nr;
  170. void __iomem *base;
  171. bool link_up;
  172. char io_space_name[16];
  173. char mem_space_name[16];
  174. char prefetch_space_name[20];
  175. struct resource res[3];
  176. };
  177. struct tegra_pcie_info {
  178. struct tegra_pcie_port port[2];
  179. int num_ports;
  180. void __iomem *regs;
  181. struct resource res_mmio;
  182. struct clk *pex_clk;
  183. struct clk *afi_clk;
  184. struct clk *pcie_xclk;
  185. struct clk *pll_e;
  186. };
  187. static struct tegra_pcie_info tegra_pcie = {
  188. .res_mmio = {
  189. .name = "PCI IO",
  190. .start = MMIO_BASE,
  191. .end = MMIO_BASE + MMIO_SIZE - 1,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. };
  195. void __iomem *tegra_pcie_io_base;
  196. EXPORT_SYMBOL(tegra_pcie_io_base);
  197. static inline void afi_writel(u32 value, unsigned long offset)
  198. {
  199. writel(value, offset + AFI_OFFSET + tegra_pcie.regs);
  200. }
  201. static inline u32 afi_readl(unsigned long offset)
  202. {
  203. return readl(offset + AFI_OFFSET + tegra_pcie.regs);
  204. }
  205. static inline void pads_writel(u32 value, unsigned long offset)
  206. {
  207. writel(value, offset + PADS_OFFSET + tegra_pcie.regs);
  208. }
  209. static inline u32 pads_readl(unsigned long offset)
  210. {
  211. return readl(offset + PADS_OFFSET + tegra_pcie.regs);
  212. }
  213. static struct tegra_pcie_port *bus_to_port(int bus)
  214. {
  215. int i;
  216. for (i = tegra_pcie.num_ports - 1; i >= 0; i--) {
  217. int rbus = tegra_pcie.port[i].root_bus_nr;
  218. if (rbus != -1 && rbus == bus)
  219. break;
  220. }
  221. return i >= 0 ? tegra_pcie.port + i : NULL;
  222. }
  223. static int tegra_pcie_read_conf(struct pci_bus *bus, unsigned int devfn,
  224. int where, int size, u32 *val)
  225. {
  226. struct tegra_pcie_port *pp = bus_to_port(bus->number);
  227. void __iomem *addr;
  228. if (pp) {
  229. if (devfn != 0) {
  230. *val = 0xffffffff;
  231. return PCIBIOS_DEVICE_NOT_FOUND;
  232. }
  233. addr = pp->base + (where & ~0x3);
  234. } else {
  235. addr = tegra_pcie.regs + (PCIE_CONF_BUS(bus->number) +
  236. PCIE_CONF_DEV(PCI_SLOT(devfn)) +
  237. PCIE_CONF_FUNC(PCI_FUNC(devfn)) +
  238. PCIE_CONF_REG(where));
  239. }
  240. *val = readl(addr);
  241. if (size == 1)
  242. *val = (*val >> (8 * (where & 3))) & 0xff;
  243. else if (size == 2)
  244. *val = (*val >> (8 * (where & 3))) & 0xffff;
  245. return PCIBIOS_SUCCESSFUL;
  246. }
  247. static int tegra_pcie_write_conf(struct pci_bus *bus, unsigned int devfn,
  248. int where, int size, u32 val)
  249. {
  250. struct tegra_pcie_port *pp = bus_to_port(bus->number);
  251. void __iomem *addr;
  252. u32 mask;
  253. u32 tmp;
  254. if (pp) {
  255. if (devfn != 0)
  256. return PCIBIOS_DEVICE_NOT_FOUND;
  257. addr = pp->base + (where & ~0x3);
  258. } else {
  259. addr = tegra_pcie.regs + (PCIE_CONF_BUS(bus->number) +
  260. PCIE_CONF_DEV(PCI_SLOT(devfn)) +
  261. PCIE_CONF_FUNC(PCI_FUNC(devfn)) +
  262. PCIE_CONF_REG(where));
  263. }
  264. if (size == 4) {
  265. writel(val, addr);
  266. return PCIBIOS_SUCCESSFUL;
  267. }
  268. if (size == 2)
  269. mask = ~(0xffff << ((where & 0x3) * 8));
  270. else if (size == 1)
  271. mask = ~(0xff << ((where & 0x3) * 8));
  272. else
  273. return PCIBIOS_BAD_REGISTER_NUMBER;
  274. tmp = readl(addr) & mask;
  275. tmp |= val << ((where & 0x3) * 8);
  276. writel(tmp, addr);
  277. return PCIBIOS_SUCCESSFUL;
  278. }
  279. static struct pci_ops tegra_pcie_ops = {
  280. .read = tegra_pcie_read_conf,
  281. .write = tegra_pcie_write_conf,
  282. };
  283. static void __devinit tegra_pcie_fixup_bridge(struct pci_dev *dev)
  284. {
  285. u16 reg;
  286. if ((dev->class >> 16) == PCI_BASE_CLASS_BRIDGE) {
  287. pci_read_config_word(dev, PCI_COMMAND, &reg);
  288. reg |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
  289. PCI_COMMAND_MASTER | PCI_COMMAND_SERR);
  290. pci_write_config_word(dev, PCI_COMMAND, reg);
  291. }
  292. }
  293. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, tegra_pcie_fixup_bridge);
  294. /* Tegra PCIE root complex wrongly reports device class */
  295. static void __devinit tegra_pcie_fixup_class(struct pci_dev *dev)
  296. {
  297. dev->class = PCI_CLASS_BRIDGE_PCI << 8;
  298. }
  299. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0, tegra_pcie_fixup_class);
  300. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1, tegra_pcie_fixup_class);
  301. /* Tegra PCIE requires relaxed ordering */
  302. static void __devinit tegra_pcie_relax_enable(struct pci_dev *dev)
  303. {
  304. u16 val16;
  305. int pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  306. if (pos <= 0) {
  307. dev_err(&dev->dev, "skipping relaxed ordering fixup\n");
  308. return;
  309. }
  310. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &val16);
  311. val16 |= PCI_EXP_DEVCTL_RELAX_EN;
  312. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, val16);
  313. }
  314. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, tegra_pcie_relax_enable);
  315. static int tegra_pcie_setup(int nr, struct pci_sys_data *sys)
  316. {
  317. struct tegra_pcie_port *pp;
  318. if (nr >= tegra_pcie.num_ports)
  319. return 0;
  320. pp = tegra_pcie.port + nr;
  321. pp->root_bus_nr = sys->busnr;
  322. /*
  323. * IORESOURCE_IO
  324. */
  325. snprintf(pp->io_space_name, sizeof(pp->io_space_name),
  326. "PCIe %d I/O", pp->index);
  327. pp->io_space_name[sizeof(pp->io_space_name) - 1] = 0;
  328. pp->res[0].name = pp->io_space_name;
  329. if (pp->index == 0) {
  330. pp->res[0].start = PCIBIOS_MIN_IO;
  331. pp->res[0].end = pp->res[0].start + SZ_32K - 1;
  332. } else {
  333. pp->res[0].start = PCIBIOS_MIN_IO + SZ_32K;
  334. pp->res[0].end = IO_SPACE_LIMIT;
  335. }
  336. pp->res[0].flags = IORESOURCE_IO;
  337. if (request_resource(&ioport_resource, &pp->res[0]))
  338. panic("Request PCIe IO resource failed\n");
  339. sys->resource[0] = &pp->res[0];
  340. /*
  341. * IORESOURCE_MEM
  342. */
  343. snprintf(pp->mem_space_name, sizeof(pp->mem_space_name),
  344. "PCIe %d MEM", pp->index);
  345. pp->mem_space_name[sizeof(pp->mem_space_name) - 1] = 0;
  346. pp->res[1].name = pp->mem_space_name;
  347. if (pp->index == 0) {
  348. pp->res[1].start = MEM_BASE_0;
  349. pp->res[1].end = pp->res[1].start + MEM_SIZE_0 - 1;
  350. } else {
  351. pp->res[1].start = MEM_BASE_1;
  352. pp->res[1].end = pp->res[1].start + MEM_SIZE_1 - 1;
  353. }
  354. pp->res[1].flags = IORESOURCE_MEM;
  355. if (request_resource(&iomem_resource, &pp->res[1]))
  356. panic("Request PCIe Memory resource failed\n");
  357. sys->resource[1] = &pp->res[1];
  358. /*
  359. * IORESOURCE_MEM | IORESOURCE_PREFETCH
  360. */
  361. snprintf(pp->prefetch_space_name, sizeof(pp->prefetch_space_name),
  362. "PCIe %d PREFETCH MEM", pp->index);
  363. pp->prefetch_space_name[sizeof(pp->prefetch_space_name) - 1] = 0;
  364. pp->res[2].name = pp->prefetch_space_name;
  365. if (pp->index == 0) {
  366. pp->res[2].start = PREFETCH_MEM_BASE_0;
  367. pp->res[2].end = pp->res[2].start + PREFETCH_MEM_SIZE_0 - 1;
  368. } else {
  369. pp->res[2].start = PREFETCH_MEM_BASE_1;
  370. pp->res[2].end = pp->res[2].start + PREFETCH_MEM_SIZE_1 - 1;
  371. }
  372. pp->res[2].flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  373. if (request_resource(&iomem_resource, &pp->res[2]))
  374. panic("Request PCIe Prefetch Memory resource failed\n");
  375. sys->resource[2] = &pp->res[2];
  376. return 1;
  377. }
  378. static int tegra_pcie_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  379. {
  380. return INT_PCIE_INTR;
  381. }
  382. static struct pci_bus __init *tegra_pcie_scan_bus(int nr,
  383. struct pci_sys_data *sys)
  384. {
  385. struct tegra_pcie_port *pp;
  386. if (nr >= tegra_pcie.num_ports)
  387. return 0;
  388. pp = tegra_pcie.port + nr;
  389. pp->root_bus_nr = sys->busnr;
  390. return pci_scan_bus(sys->busnr, &tegra_pcie_ops, sys);
  391. }
  392. static struct hw_pci tegra_pcie_hw __initdata = {
  393. .nr_controllers = 2,
  394. .setup = tegra_pcie_setup,
  395. .scan = tegra_pcie_scan_bus,
  396. .swizzle = pci_std_swizzle,
  397. .map_irq = tegra_pcie_map_irq,
  398. };
  399. static irqreturn_t tegra_pcie_isr(int irq, void *arg)
  400. {
  401. const char *err_msg[] = {
  402. "Unknown",
  403. "AXI slave error",
  404. "AXI decode error",
  405. "Target abort",
  406. "Master abort",
  407. "Invalid write",
  408. "Response decoding error",
  409. "AXI response decoding error",
  410. "Transcation timeout",
  411. };
  412. u32 code, signature;
  413. code = afi_readl(AFI_INTR_CODE) & AFI_INTR_CODE_MASK;
  414. signature = afi_readl(AFI_INTR_SIGNATURE);
  415. afi_writel(0, AFI_INTR_CODE);
  416. if (code == AFI_INTR_LEGACY)
  417. return IRQ_NONE;
  418. if (code >= ARRAY_SIZE(err_msg))
  419. code = 0;
  420. /*
  421. * do not pollute kernel log with master abort reports since they
  422. * happen a lot during enumeration
  423. */
  424. if (code == AFI_INTR_MASTER_ABORT)
  425. pr_debug("PCIE: %s, signature: %08x\n", err_msg[code], signature);
  426. else
  427. pr_err("PCIE: %s, signature: %08x\n", err_msg[code], signature);
  428. return IRQ_HANDLED;
  429. }
  430. static void tegra_pcie_setup_translations(void)
  431. {
  432. u32 fpci_bar;
  433. u32 size;
  434. u32 axi_address;
  435. /* Bar 0: config Bar */
  436. fpci_bar = ((u32)0xfdff << 16);
  437. size = PCIE_CFG_SZ;
  438. axi_address = TEGRA_PCIE_BASE + PCIE_CFG_OFF;
  439. afi_writel(axi_address, AFI_AXI_BAR0_START);
  440. afi_writel(size >> 12, AFI_AXI_BAR0_SZ);
  441. afi_writel(fpci_bar, AFI_FPCI_BAR0);
  442. /* Bar 1: extended config Bar */
  443. fpci_bar = ((u32)0xfe1 << 20);
  444. size = PCIE_EXT_CFG_SZ;
  445. axi_address = TEGRA_PCIE_BASE + PCIE_EXT_CFG_OFF;
  446. afi_writel(axi_address, AFI_AXI_BAR1_START);
  447. afi_writel(size >> 12, AFI_AXI_BAR1_SZ);
  448. afi_writel(fpci_bar, AFI_FPCI_BAR1);
  449. /* Bar 2: downstream IO bar */
  450. fpci_bar = ((__u32)0xfdfc << 16);
  451. size = MMIO_SIZE;
  452. axi_address = MMIO_BASE;
  453. afi_writel(axi_address, AFI_AXI_BAR2_START);
  454. afi_writel(size >> 12, AFI_AXI_BAR2_SZ);
  455. afi_writel(fpci_bar, AFI_FPCI_BAR2);
  456. /* Bar 3: prefetchable memory BAR */
  457. fpci_bar = (((PREFETCH_MEM_BASE_0 >> 12) & 0x0fffffff) << 4) | 0x1;
  458. size = PREFETCH_MEM_SIZE_0 + PREFETCH_MEM_SIZE_1;
  459. axi_address = PREFETCH_MEM_BASE_0;
  460. afi_writel(axi_address, AFI_AXI_BAR3_START);
  461. afi_writel(size >> 12, AFI_AXI_BAR3_SZ);
  462. afi_writel(fpci_bar, AFI_FPCI_BAR3);
  463. /* Bar 4: non prefetchable memory BAR */
  464. fpci_bar = (((MEM_BASE_0 >> 12) & 0x0FFFFFFF) << 4) | 0x1;
  465. size = MEM_SIZE_0 + MEM_SIZE_1;
  466. axi_address = MEM_BASE_0;
  467. afi_writel(axi_address, AFI_AXI_BAR4_START);
  468. afi_writel(size >> 12, AFI_AXI_BAR4_SZ);
  469. afi_writel(fpci_bar, AFI_FPCI_BAR4);
  470. /* Bar 5: NULL out the remaining BAR as it is not used */
  471. fpci_bar = 0;
  472. size = 0;
  473. axi_address = 0;
  474. afi_writel(axi_address, AFI_AXI_BAR5_START);
  475. afi_writel(size >> 12, AFI_AXI_BAR5_SZ);
  476. afi_writel(fpci_bar, AFI_FPCI_BAR5);
  477. /* map all upstream transactions as uncached */
  478. afi_writel(PHYS_OFFSET, AFI_CACHE_BAR0_ST);
  479. afi_writel(0, AFI_CACHE_BAR0_SZ);
  480. afi_writel(0, AFI_CACHE_BAR1_ST);
  481. afi_writel(0, AFI_CACHE_BAR1_SZ);
  482. /* No MSI */
  483. afi_writel(0, AFI_MSI_FPCI_BAR_ST);
  484. afi_writel(0, AFI_MSI_BAR_SZ);
  485. afi_writel(0, AFI_MSI_AXI_BAR_ST);
  486. afi_writel(0, AFI_MSI_BAR_SZ);
  487. }
  488. static void tegra_pcie_enable_controller(void)
  489. {
  490. u32 val, reg;
  491. int i;
  492. /* Enable slot clock and pulse the reset signals */
  493. for (i = 0, reg = AFI_PEX0_CTRL; i < 2; i++, reg += 0x8) {
  494. val = afi_readl(reg) | AFI_PEX_CTRL_REFCLK_EN;
  495. afi_writel(val, reg);
  496. val &= ~AFI_PEX_CTRL_RST;
  497. afi_writel(val, reg);
  498. val = afi_readl(reg) | AFI_PEX_CTRL_RST;
  499. afi_writel(val, reg);
  500. }
  501. /* Enable dual controller and both ports */
  502. val = afi_readl(AFI_PCIE_CONFIG);
  503. val &= ~(AFI_PCIE_CONFIG_PCIEC0_DISABLE_DEVICE |
  504. AFI_PCIE_CONFIG_PCIEC1_DISABLE_DEVICE |
  505. AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK);
  506. val |= AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL;
  507. afi_writel(val, AFI_PCIE_CONFIG);
  508. val = afi_readl(AFI_FUSE) & ~AFI_FUSE_PCIE_T0_GEN2_DIS;
  509. afi_writel(val, AFI_FUSE);
  510. /* Initialze internal PHY, enable up to 16 PCIE lanes */
  511. pads_writel(0x0, PADS_CTL_SEL);
  512. /* override IDDQ to 1 on all 4 lanes */
  513. val = pads_readl(PADS_CTL) | PADS_CTL_IDDQ_1L;
  514. pads_writel(val, PADS_CTL);
  515. /*
  516. * set up PHY PLL inputs select PLLE output as refclock,
  517. * set TX ref sel to div10 (not div5)
  518. */
  519. val = pads_readl(PADS_PLL_CTL);
  520. val &= ~(PADS_PLL_CTL_REFCLK_MASK | PADS_PLL_CTL_TXCLKREF_MASK);
  521. val |= (PADS_PLL_CTL_REFCLK_INTERNAL_CML | PADS_PLL_CTL_TXCLKREF_DIV10);
  522. pads_writel(val, PADS_PLL_CTL);
  523. /* take PLL out of reset */
  524. val = pads_readl(PADS_PLL_CTL) | PADS_PLL_CTL_RST_B4SM;
  525. pads_writel(val, PADS_PLL_CTL);
  526. /*
  527. * Hack, set the clock voltage to the DEFAULT provided by hw folks.
  528. * This doesn't exist in the documentation
  529. */
  530. pads_writel(0xfa5cfa5c, 0xc8);
  531. /* Wait for the PLL to lock */
  532. do {
  533. val = pads_readl(PADS_PLL_CTL);
  534. } while (!(val & PADS_PLL_CTL_LOCKDET));
  535. /* turn off IDDQ override */
  536. val = pads_readl(PADS_CTL) & ~PADS_CTL_IDDQ_1L;
  537. pads_writel(val, PADS_CTL);
  538. /* enable TX/RX data */
  539. val = pads_readl(PADS_CTL);
  540. val |= (PADS_CTL_TX_DATA_EN_1L | PADS_CTL_RX_DATA_EN_1L);
  541. pads_writel(val, PADS_CTL);
  542. /* Take the PCIe interface module out of reset */
  543. tegra_periph_reset_deassert(tegra_pcie.pcie_xclk);
  544. /* Finally enable PCIe */
  545. val = afi_readl(AFI_CONFIGURATION) | AFI_CONFIGURATION_EN_FPCI;
  546. afi_writel(val, AFI_CONFIGURATION);
  547. val = (AFI_INTR_EN_INI_SLVERR | AFI_INTR_EN_INI_DECERR |
  548. AFI_INTR_EN_TGT_SLVERR | AFI_INTR_EN_TGT_DECERR |
  549. AFI_INTR_EN_TGT_WRERR | AFI_INTR_EN_DFPCI_DECERR);
  550. afi_writel(val, AFI_AFI_INTR_ENABLE);
  551. afi_writel(0xffffffff, AFI_SM_INTR_ENABLE);
  552. /* FIXME: No MSI for now, only INT */
  553. afi_writel(AFI_INTR_MASK_INT_MASK, AFI_INTR_MASK);
  554. /* Disable all execptions */
  555. afi_writel(0, AFI_FPCI_ERROR_MASKS);
  556. return;
  557. }
  558. static void tegra_pcie_xclk_clamp(bool clamp)
  559. {
  560. u32 reg;
  561. reg = pmc_readl(PMC_SCRATCH42) & ~PMC_SCRATCH42_PCX_CLAMP;
  562. if (clamp)
  563. reg |= PMC_SCRATCH42_PCX_CLAMP;
  564. pmc_writel(reg, PMC_SCRATCH42);
  565. }
  566. static void tegra_pcie_power_off(void)
  567. {
  568. tegra_periph_reset_assert(tegra_pcie.pcie_xclk);
  569. tegra_periph_reset_assert(tegra_pcie.afi_clk);
  570. tegra_periph_reset_assert(tegra_pcie.pex_clk);
  571. tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
  572. tegra_pcie_xclk_clamp(true);
  573. }
  574. static int tegra_pcie_power_regate(void)
  575. {
  576. int err;
  577. tegra_pcie_power_off();
  578. tegra_pcie_xclk_clamp(true);
  579. tegra_periph_reset_assert(tegra_pcie.pcie_xclk);
  580. tegra_periph_reset_assert(tegra_pcie.afi_clk);
  581. err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_PCIE,
  582. tegra_pcie.pex_clk);
  583. if (err) {
  584. pr_err("PCIE: powerup sequence failed: %d\n", err);
  585. return err;
  586. }
  587. tegra_periph_reset_deassert(tegra_pcie.afi_clk);
  588. tegra_pcie_xclk_clamp(false);
  589. clk_enable(tegra_pcie.afi_clk);
  590. clk_enable(tegra_pcie.pex_clk);
  591. return clk_enable(tegra_pcie.pll_e);
  592. }
  593. static int tegra_pcie_clocks_get(void)
  594. {
  595. int err;
  596. tegra_pcie.pex_clk = clk_get(NULL, "pex");
  597. if (IS_ERR(tegra_pcie.pex_clk))
  598. return PTR_ERR(tegra_pcie.pex_clk);
  599. tegra_pcie.afi_clk = clk_get(NULL, "afi");
  600. if (IS_ERR(tegra_pcie.afi_clk)) {
  601. err = PTR_ERR(tegra_pcie.afi_clk);
  602. goto err_afi_clk;
  603. }
  604. tegra_pcie.pcie_xclk = clk_get(NULL, "pcie_xclk");
  605. if (IS_ERR(tegra_pcie.pcie_xclk)) {
  606. err = PTR_ERR(tegra_pcie.pcie_xclk);
  607. goto err_pcie_xclk;
  608. }
  609. tegra_pcie.pll_e = clk_get_sys(NULL, "pll_e");
  610. if (IS_ERR(tegra_pcie.pll_e)) {
  611. err = PTR_ERR(tegra_pcie.pll_e);
  612. goto err_pll_e;
  613. }
  614. return 0;
  615. err_pll_e:
  616. clk_put(tegra_pcie.pcie_xclk);
  617. err_pcie_xclk:
  618. clk_put(tegra_pcie.afi_clk);
  619. err_afi_clk:
  620. clk_put(tegra_pcie.pex_clk);
  621. return err;
  622. }
  623. static void tegra_pcie_clocks_put(void)
  624. {
  625. clk_put(tegra_pcie.pll_e);
  626. clk_put(tegra_pcie.pcie_xclk);
  627. clk_put(tegra_pcie.afi_clk);
  628. clk_put(tegra_pcie.pex_clk);
  629. }
  630. static int __init tegra_pcie_get_resources(void)
  631. {
  632. struct resource *res_mmio = &tegra_pcie.res_mmio;
  633. int err;
  634. err = tegra_pcie_clocks_get();
  635. if (err) {
  636. pr_err("PCIE: failed to get clocks: %d\n", err);
  637. return err;
  638. }
  639. err = tegra_pcie_power_regate();
  640. if (err) {
  641. pr_err("PCIE: failed to power up: %d\n", err);
  642. goto err_pwr_on;
  643. }
  644. tegra_pcie.regs = ioremap_nocache(TEGRA_PCIE_BASE, PCIE_IOMAP_SZ);
  645. if (tegra_pcie.regs == NULL) {
  646. pr_err("PCIE: Failed to map PCI/AFI registers\n");
  647. err = -ENOMEM;
  648. goto err_map_reg;
  649. }
  650. err = request_resource(&iomem_resource, res_mmio);
  651. if (err) {
  652. pr_err("PCIE: Failed to request resources: %d\n", err);
  653. goto err_req_io;
  654. }
  655. tegra_pcie_io_base = ioremap_nocache(res_mmio->start,
  656. resource_size(res_mmio));
  657. if (tegra_pcie_io_base == NULL) {
  658. pr_err("PCIE: Failed to map IO\n");
  659. err = -ENOMEM;
  660. goto err_map_io;
  661. }
  662. err = request_irq(INT_PCIE_INTR, tegra_pcie_isr,
  663. IRQF_SHARED, "PCIE", &tegra_pcie);
  664. if (err) {
  665. pr_err("PCIE: Failed to register IRQ: %d\n", err);
  666. goto err_irq;
  667. }
  668. set_irq_flags(INT_PCIE_INTR, IRQF_VALID);
  669. return 0;
  670. err_irq:
  671. iounmap(tegra_pcie_io_base);
  672. err_map_io:
  673. release_resource(&tegra_pcie.res_mmio);
  674. err_req_io:
  675. iounmap(tegra_pcie.regs);
  676. err_map_reg:
  677. tegra_pcie_power_off();
  678. err_pwr_on:
  679. tegra_pcie_clocks_put();
  680. return err;
  681. }
  682. /*
  683. * FIXME: If there are no PCIe cards attached, then calling this function
  684. * can result in the increase of the bootup time as there are big timeout
  685. * loops.
  686. */
  687. #define TEGRA_PCIE_LINKUP_TIMEOUT 200 /* up to 1.2 seconds */
  688. static bool tegra_pcie_check_link(struct tegra_pcie_port *pp, int idx,
  689. u32 reset_reg)
  690. {
  691. u32 reg;
  692. int retries = 3;
  693. int timeout;
  694. do {
  695. timeout = TEGRA_PCIE_LINKUP_TIMEOUT;
  696. while (timeout) {
  697. reg = readl(pp->base + RP_VEND_XP);
  698. if (reg & RP_VEND_XP_DL_UP)
  699. break;
  700. mdelay(1);
  701. timeout--;
  702. }
  703. if (!timeout) {
  704. pr_err("PCIE: port %d: link down, retrying\n", idx);
  705. goto retry;
  706. }
  707. timeout = TEGRA_PCIE_LINKUP_TIMEOUT;
  708. while (timeout) {
  709. reg = readl(pp->base + RP_LINK_CONTROL_STATUS);
  710. if (reg & 0x20000000)
  711. return true;
  712. mdelay(1);
  713. timeout--;
  714. }
  715. retry:
  716. /* Pulse the PEX reset */
  717. reg = afi_readl(reset_reg) | AFI_PEX_CTRL_RST;
  718. afi_writel(reg, reset_reg);
  719. mdelay(1);
  720. reg = afi_readl(reset_reg) & ~AFI_PEX_CTRL_RST;
  721. afi_writel(reg, reset_reg);
  722. retries--;
  723. } while (retries);
  724. return false;
  725. }
  726. static void __init tegra_pcie_add_port(int index, u32 offset, u32 reset_reg)
  727. {
  728. struct tegra_pcie_port *pp;
  729. pp = tegra_pcie.port + tegra_pcie.num_ports;
  730. pp->index = -1;
  731. pp->base = tegra_pcie.regs + offset;
  732. pp->link_up = tegra_pcie_check_link(pp, index, reset_reg);
  733. if (!pp->link_up) {
  734. pp->base = NULL;
  735. printk(KERN_INFO "PCIE: port %d: link down, ignoring\n", index);
  736. return;
  737. }
  738. tegra_pcie.num_ports++;
  739. pp->index = index;
  740. pp->root_bus_nr = -1;
  741. memset(pp->res, 0, sizeof(pp->res));
  742. }
  743. int __init tegra_pcie_init(bool init_port0, bool init_port1)
  744. {
  745. int err;
  746. if (!(init_port0 || init_port1))
  747. return -ENODEV;
  748. err = tegra_pcie_get_resources();
  749. if (err)
  750. return err;
  751. tegra_pcie_enable_controller();
  752. /* setup the AFI address translations */
  753. tegra_pcie_setup_translations();
  754. if (init_port0)
  755. tegra_pcie_add_port(0, RP0_OFFSET, AFI_PEX0_CTRL);
  756. if (init_port1)
  757. tegra_pcie_add_port(1, RP1_OFFSET, AFI_PEX1_CTRL);
  758. pci_common_init(&tegra_pcie_hw);
  759. return 0;
  760. }