setup-sh7367.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * sh7367 processor support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. * Copyright (C) 2008 Yoshihiro Shimoda
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/uio_driver.h>
  26. #include <linux/delay.h>
  27. #include <linux/input.h>
  28. #include <linux/io.h>
  29. #include <linux/serial_sci.h>
  30. #include <linux/sh_timer.h>
  31. #include <mach/hardware.h>
  32. #include <asm/mach-types.h>
  33. #include <asm/mach/arch.h>
  34. /* SCIFA0 */
  35. static struct plat_sci_port scif0_platform_data = {
  36. .mapbase = 0xe6c40000,
  37. .flags = UPF_BOOT_AUTOCONF,
  38. .scscr = SCSCR_RE | SCSCR_TE,
  39. .scbrr_algo_id = SCBRR_ALGO_4,
  40. .type = PORT_SCIFA,
  41. .irqs = { evt2irq(0xc00), evt2irq(0xc00),
  42. evt2irq(0xc00), evt2irq(0xc00) },
  43. };
  44. static struct platform_device scif0_device = {
  45. .name = "sh-sci",
  46. .id = 0,
  47. .dev = {
  48. .platform_data = &scif0_platform_data,
  49. },
  50. };
  51. /* SCIFA1 */
  52. static struct plat_sci_port scif1_platform_data = {
  53. .mapbase = 0xe6c50000,
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .scscr = SCSCR_RE | SCSCR_TE,
  56. .scbrr_algo_id = SCBRR_ALGO_4,
  57. .type = PORT_SCIFA,
  58. .irqs = { evt2irq(0xc20), evt2irq(0xc20),
  59. evt2irq(0xc20), evt2irq(0xc20) },
  60. };
  61. static struct platform_device scif1_device = {
  62. .name = "sh-sci",
  63. .id = 1,
  64. .dev = {
  65. .platform_data = &scif1_platform_data,
  66. },
  67. };
  68. /* SCIFA2 */
  69. static struct plat_sci_port scif2_platform_data = {
  70. .mapbase = 0xe6c60000,
  71. .flags = UPF_BOOT_AUTOCONF,
  72. .scscr = SCSCR_RE | SCSCR_TE,
  73. .scbrr_algo_id = SCBRR_ALGO_4,
  74. .type = PORT_SCIFA,
  75. .irqs = { evt2irq(0xc40), evt2irq(0xc40),
  76. evt2irq(0xc40), evt2irq(0xc40) },
  77. };
  78. static struct platform_device scif2_device = {
  79. .name = "sh-sci",
  80. .id = 2,
  81. .dev = {
  82. .platform_data = &scif2_platform_data,
  83. },
  84. };
  85. /* SCIFA3 */
  86. static struct plat_sci_port scif3_platform_data = {
  87. .mapbase = 0xe6c70000,
  88. .flags = UPF_BOOT_AUTOCONF,
  89. .scscr = SCSCR_RE | SCSCR_TE,
  90. .scbrr_algo_id = SCBRR_ALGO_4,
  91. .type = PORT_SCIFA,
  92. .irqs = { evt2irq(0xc60), evt2irq(0xc60),
  93. evt2irq(0xc60), evt2irq(0xc60) },
  94. };
  95. static struct platform_device scif3_device = {
  96. .name = "sh-sci",
  97. .id = 3,
  98. .dev = {
  99. .platform_data = &scif3_platform_data,
  100. },
  101. };
  102. /* SCIFA4 */
  103. static struct plat_sci_port scif4_platform_data = {
  104. .mapbase = 0xe6c80000,
  105. .flags = UPF_BOOT_AUTOCONF,
  106. .scscr = SCSCR_RE | SCSCR_TE,
  107. .scbrr_algo_id = SCBRR_ALGO_4,
  108. .type = PORT_SCIFA,
  109. .irqs = { evt2irq(0xd20), evt2irq(0xd20),
  110. evt2irq(0xd20), evt2irq(0xd20) },
  111. };
  112. static struct platform_device scif4_device = {
  113. .name = "sh-sci",
  114. .id = 4,
  115. .dev = {
  116. .platform_data = &scif4_platform_data,
  117. },
  118. };
  119. /* SCIFA5 */
  120. static struct plat_sci_port scif5_platform_data = {
  121. .mapbase = 0xe6cb0000,
  122. .flags = UPF_BOOT_AUTOCONF,
  123. .scscr = SCSCR_RE | SCSCR_TE,
  124. .scbrr_algo_id = SCBRR_ALGO_4,
  125. .type = PORT_SCIFA,
  126. .irqs = { evt2irq(0xd40), evt2irq(0xd40),
  127. evt2irq(0xd40), evt2irq(0xd40) },
  128. };
  129. static struct platform_device scif5_device = {
  130. .name = "sh-sci",
  131. .id = 5,
  132. .dev = {
  133. .platform_data = &scif5_platform_data,
  134. },
  135. };
  136. /* SCIFB */
  137. static struct plat_sci_port scif6_platform_data = {
  138. .mapbase = 0xe6c30000,
  139. .flags = UPF_BOOT_AUTOCONF,
  140. .scscr = SCSCR_RE | SCSCR_TE,
  141. .scbrr_algo_id = SCBRR_ALGO_4,
  142. .type = PORT_SCIFB,
  143. .irqs = { evt2irq(0xd60), evt2irq(0xd60),
  144. evt2irq(0xd60), evt2irq(0xd60) },
  145. };
  146. static struct platform_device scif6_device = {
  147. .name = "sh-sci",
  148. .id = 6,
  149. .dev = {
  150. .platform_data = &scif6_platform_data,
  151. },
  152. };
  153. static struct sh_timer_config cmt10_platform_data = {
  154. .name = "CMT10",
  155. .channel_offset = 0x10,
  156. .timer_bit = 0,
  157. .clockevent_rating = 125,
  158. .clocksource_rating = 125,
  159. };
  160. static struct resource cmt10_resources[] = {
  161. [0] = {
  162. .name = "CMT10",
  163. .start = 0xe6138010,
  164. .end = 0xe613801b,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. [1] = {
  168. .start = evt2irq(0xb00), /* CMT1_CMT10 */
  169. .flags = IORESOURCE_IRQ,
  170. },
  171. };
  172. static struct platform_device cmt10_device = {
  173. .name = "sh_cmt",
  174. .id = 10,
  175. .dev = {
  176. .platform_data = &cmt10_platform_data,
  177. },
  178. .resource = cmt10_resources,
  179. .num_resources = ARRAY_SIZE(cmt10_resources),
  180. };
  181. /* VPU */
  182. static struct uio_info vpu_platform_data = {
  183. .name = "VPU5",
  184. .version = "0",
  185. .irq = intcs_evt2irq(0x980),
  186. };
  187. static struct resource vpu_resources[] = {
  188. [0] = {
  189. .name = "VPU",
  190. .start = 0xfe900000,
  191. .end = 0xfe902807,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. };
  195. static struct platform_device vpu_device = {
  196. .name = "uio_pdrv_genirq",
  197. .id = 0,
  198. .dev = {
  199. .platform_data = &vpu_platform_data,
  200. },
  201. .resource = vpu_resources,
  202. .num_resources = ARRAY_SIZE(vpu_resources),
  203. };
  204. /* VEU0 */
  205. static struct uio_info veu0_platform_data = {
  206. .name = "VEU0",
  207. .version = "0",
  208. .irq = intcs_evt2irq(0x700),
  209. };
  210. static struct resource veu0_resources[] = {
  211. [0] = {
  212. .name = "VEU0",
  213. .start = 0xfe920000,
  214. .end = 0xfe9200b7,
  215. .flags = IORESOURCE_MEM,
  216. },
  217. };
  218. static struct platform_device veu0_device = {
  219. .name = "uio_pdrv_genirq",
  220. .id = 1,
  221. .dev = {
  222. .platform_data = &veu0_platform_data,
  223. },
  224. .resource = veu0_resources,
  225. .num_resources = ARRAY_SIZE(veu0_resources),
  226. };
  227. /* VEU1 */
  228. static struct uio_info veu1_platform_data = {
  229. .name = "VEU1",
  230. .version = "0",
  231. .irq = intcs_evt2irq(0x720),
  232. };
  233. static struct resource veu1_resources[] = {
  234. [0] = {
  235. .name = "VEU1",
  236. .start = 0xfe924000,
  237. .end = 0xfe9240b7,
  238. .flags = IORESOURCE_MEM,
  239. },
  240. };
  241. static struct platform_device veu1_device = {
  242. .name = "uio_pdrv_genirq",
  243. .id = 2,
  244. .dev = {
  245. .platform_data = &veu1_platform_data,
  246. },
  247. .resource = veu1_resources,
  248. .num_resources = ARRAY_SIZE(veu1_resources),
  249. };
  250. /* VEU2 */
  251. static struct uio_info veu2_platform_data = {
  252. .name = "VEU2",
  253. .version = "0",
  254. .irq = intcs_evt2irq(0x740),
  255. };
  256. static struct resource veu2_resources[] = {
  257. [0] = {
  258. .name = "VEU2",
  259. .start = 0xfe928000,
  260. .end = 0xfe9280b7,
  261. .flags = IORESOURCE_MEM,
  262. },
  263. };
  264. static struct platform_device veu2_device = {
  265. .name = "uio_pdrv_genirq",
  266. .id = 3,
  267. .dev = {
  268. .platform_data = &veu2_platform_data,
  269. },
  270. .resource = veu2_resources,
  271. .num_resources = ARRAY_SIZE(veu2_resources),
  272. };
  273. /* VEU3 */
  274. static struct uio_info veu3_platform_data = {
  275. .name = "VEU3",
  276. .version = "0",
  277. .irq = intcs_evt2irq(0x760),
  278. };
  279. static struct resource veu3_resources[] = {
  280. [0] = {
  281. .name = "VEU3",
  282. .start = 0xfe92c000,
  283. .end = 0xfe92c0b7,
  284. .flags = IORESOURCE_MEM,
  285. },
  286. };
  287. static struct platform_device veu3_device = {
  288. .name = "uio_pdrv_genirq",
  289. .id = 4,
  290. .dev = {
  291. .platform_data = &veu3_platform_data,
  292. },
  293. .resource = veu3_resources,
  294. .num_resources = ARRAY_SIZE(veu3_resources),
  295. };
  296. /* VEU2H */
  297. static struct uio_info veu2h_platform_data = {
  298. .name = "VEU2H",
  299. .version = "0",
  300. .irq = intcs_evt2irq(0x520),
  301. };
  302. static struct resource veu2h_resources[] = {
  303. [0] = {
  304. .name = "VEU2H",
  305. .start = 0xfe93c000,
  306. .end = 0xfe93c27b,
  307. .flags = IORESOURCE_MEM,
  308. },
  309. };
  310. static struct platform_device veu2h_device = {
  311. .name = "uio_pdrv_genirq",
  312. .id = 5,
  313. .dev = {
  314. .platform_data = &veu2h_platform_data,
  315. },
  316. .resource = veu2h_resources,
  317. .num_resources = ARRAY_SIZE(veu2h_resources),
  318. };
  319. /* JPU */
  320. static struct uio_info jpu_platform_data = {
  321. .name = "JPU",
  322. .version = "0",
  323. .irq = intcs_evt2irq(0x560),
  324. };
  325. static struct resource jpu_resources[] = {
  326. [0] = {
  327. .name = "JPU",
  328. .start = 0xfe980000,
  329. .end = 0xfe9902d3,
  330. .flags = IORESOURCE_MEM,
  331. },
  332. };
  333. static struct platform_device jpu_device = {
  334. .name = "uio_pdrv_genirq",
  335. .id = 6,
  336. .dev = {
  337. .platform_data = &jpu_platform_data,
  338. },
  339. .resource = jpu_resources,
  340. .num_resources = ARRAY_SIZE(jpu_resources),
  341. };
  342. /* SPU1 */
  343. static struct uio_info spu1_platform_data = {
  344. .name = "SPU1",
  345. .version = "0",
  346. .irq = evt2irq(0xfc0),
  347. };
  348. static struct resource spu1_resources[] = {
  349. [0] = {
  350. .name = "SPU1",
  351. .start = 0xfe300000,
  352. .end = 0xfe3fffff,
  353. .flags = IORESOURCE_MEM,
  354. },
  355. };
  356. static struct platform_device spu1_device = {
  357. .name = "uio_pdrv_genirq",
  358. .id = 7,
  359. .dev = {
  360. .platform_data = &spu1_platform_data,
  361. },
  362. .resource = spu1_resources,
  363. .num_resources = ARRAY_SIZE(spu1_resources),
  364. };
  365. static struct platform_device *sh7367_early_devices[] __initdata = {
  366. &scif0_device,
  367. &scif1_device,
  368. &scif2_device,
  369. &scif3_device,
  370. &scif4_device,
  371. &scif5_device,
  372. &scif6_device,
  373. &cmt10_device,
  374. };
  375. static struct platform_device *sh7367_devices[] __initdata = {
  376. &vpu_device,
  377. &veu0_device,
  378. &veu1_device,
  379. &veu2_device,
  380. &veu3_device,
  381. &veu2h_device,
  382. &jpu_device,
  383. &spu1_device,
  384. };
  385. void __init sh7367_add_standard_devices(void)
  386. {
  387. platform_add_devices(sh7367_early_devices,
  388. ARRAY_SIZE(sh7367_early_devices));
  389. platform_add_devices(sh7367_devices,
  390. ARRAY_SIZE(sh7367_devices));
  391. }
  392. #define SYMSTPCR2 0xe6158048
  393. #define SYMSTPCR2_CMT1 (1 << 29)
  394. void __init sh7367_add_early_devices(void)
  395. {
  396. /* enable clock to CMT1 */
  397. __raw_writel(__raw_readl(SYMSTPCR2) & ~SYMSTPCR2_CMT1, SYMSTPCR2);
  398. early_platform_add_devices(sh7367_early_devices,
  399. ARRAY_SIZE(sh7367_early_devices));
  400. }