intc-sh73a0.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * sh73a0 processor support - INTC hardware block
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/irq.h>
  23. #include <linux/io.h>
  24. #include <linux/sh_intc.h>
  25. #include <asm/hardware/gic.h>
  26. #include <asm/mach-types.h>
  27. #include <asm/mach/arch.h>
  28. enum {
  29. UNUSED = 0,
  30. /* interrupt sources INTCS */
  31. PINTCS_PINT1, PINTCS_PINT2,
  32. RTDMAC_0_DEI0, RTDMAC_0_DEI1, RTDMAC_0_DEI2, RTDMAC_0_DEI3,
  33. CEU, MFI, BBIF2, VPU, TSIF1, _3DG_SGX543, _2DDMAC_2DDM0,
  34. RTDMAC_1_DEI4, RTDMAC_1_DEI5, RTDMAC_1_DADERR,
  35. KEYSC_KEY, VINT, MSIOF,
  36. TMU0_TUNI00, TMU0_TUNI01, TMU0_TUNI02,
  37. CMT0, TSIF0, CMT2, LMB, MSUG, MSU_MSU, MSU_MSU2,
  38. CTI, RWDT0, ICB, PEP, ASA, JPU_JPEG, LCDC, LCRC,
  39. RTDMAC_2_DEI6, RTDMAC_2_DEI7, RTDMAC_2_DEI8, RTDMAC_2_DEI9,
  40. RTDMAC_3_DEI10, RTDMAC_3_DEI11,
  41. FRC, GCU, LCDC1, CSIRX,
  42. DSITX0_DSITX00, DSITX0_DSITX01,
  43. SPU2_SPU0, SPU2_SPU1, FSI,
  44. TMU1_TUNI10, TMU1_TUNI11, TMU1_TUNI12,
  45. TSIF2, CMT4, MFIS2, CPORTS2R, TSG, DMASCH1, SCUW,
  46. VIO60, VIO61, CEU21, CSI21, DSITX1_DSITX10, DSITX1_DSITX11,
  47. DISP, DSRV, EMUX2_EMUX20I, EMUX2_EMUX21I,
  48. MSTIF0_MST00I, MSTIF0_MST01I, MSTIF1_MST10I, MSTIF1_MST11I,
  49. SPUV,
  50. /* interrupt groups INTCS */
  51. RTDMAC_0, RTDMAC_1, RTDMAC_2, RTDMAC_3,
  52. DSITX0, SPU2, TMU1, MSU,
  53. };
  54. static struct intc_vect intcs_vectors[] = {
  55. INTCS_VECT(PINTCS_PINT1, 0x0600), INTCS_VECT(PINTCS_PINT2, 0x0620),
  56. INTCS_VECT(RTDMAC_0_DEI0, 0x0800), INTCS_VECT(RTDMAC_0_DEI1, 0x0820),
  57. INTCS_VECT(RTDMAC_0_DEI2, 0x0840), INTCS_VECT(RTDMAC_0_DEI3, 0x0860),
  58. INTCS_VECT(CEU, 0x0880), INTCS_VECT(MFI, 0x0900),
  59. INTCS_VECT(BBIF2, 0x0960), INTCS_VECT(VPU, 0x0980),
  60. INTCS_VECT(TSIF1, 0x09a0), INTCS_VECT(_3DG_SGX543, 0x09e0),
  61. INTCS_VECT(_2DDMAC_2DDM0, 0x0a00),
  62. INTCS_VECT(RTDMAC_1_DEI4, 0x0b80), INTCS_VECT(RTDMAC_1_DEI5, 0x0ba0),
  63. INTCS_VECT(RTDMAC_1_DADERR, 0x0bc0),
  64. INTCS_VECT(KEYSC_KEY, 0x0be0), INTCS_VECT(VINT, 0x0c80),
  65. INTCS_VECT(MSIOF, 0x0d20),
  66. INTCS_VECT(TMU0_TUNI00, 0x0e80), INTCS_VECT(TMU0_TUNI01, 0x0ea0),
  67. INTCS_VECT(TMU0_TUNI02, 0x0ec0),
  68. INTCS_VECT(CMT0, 0x0f00), INTCS_VECT(TSIF0, 0x0f20),
  69. INTCS_VECT(CMT2, 0x0f40), INTCS_VECT(LMB, 0x0f60),
  70. INTCS_VECT(MSUG, 0x0f80),
  71. INTCS_VECT(MSU_MSU, 0x0fa0), INTCS_VECT(MSU_MSU2, 0x0fc0),
  72. INTCS_VECT(CTI, 0x0400), INTCS_VECT(RWDT0, 0x0440),
  73. INTCS_VECT(ICB, 0x0480), INTCS_VECT(PEP, 0x04a0),
  74. INTCS_VECT(ASA, 0x04c0), INTCS_VECT(JPU_JPEG, 0x0560),
  75. INTCS_VECT(LCDC, 0x0580), INTCS_VECT(LCRC, 0x05a0),
  76. INTCS_VECT(RTDMAC_2_DEI6, 0x1300), INTCS_VECT(RTDMAC_2_DEI7, 0x1320),
  77. INTCS_VECT(RTDMAC_2_DEI8, 0x1340), INTCS_VECT(RTDMAC_2_DEI9, 0x1360),
  78. INTCS_VECT(RTDMAC_3_DEI10, 0x1380), INTCS_VECT(RTDMAC_3_DEI11, 0x13a0),
  79. INTCS_VECT(FRC, 0x1700), INTCS_VECT(GCU, 0x1760),
  80. INTCS_VECT(LCDC1, 0x1780), INTCS_VECT(CSIRX, 0x17a0),
  81. INTCS_VECT(DSITX0_DSITX00, 0x17c0), INTCS_VECT(DSITX0_DSITX01, 0x17e0),
  82. INTCS_VECT(SPU2_SPU0, 0x1800), INTCS_VECT(SPU2_SPU1, 0x1820),
  83. INTCS_VECT(FSI, 0x1840),
  84. INTCS_VECT(TMU1_TUNI10, 0x1900), INTCS_VECT(TMU1_TUNI11, 0x1920),
  85. INTCS_VECT(TMU1_TUNI12, 0x1940),
  86. INTCS_VECT(TSIF2, 0x1960), INTCS_VECT(CMT4, 0x1980),
  87. INTCS_VECT(MFIS2, 0x1a00), INTCS_VECT(CPORTS2R, 0x1a20),
  88. INTCS_VECT(TSG, 0x1ae0), INTCS_VECT(DMASCH1, 0x1b00),
  89. INTCS_VECT(SCUW, 0x1b40),
  90. INTCS_VECT(VIO60, 0x1b60), INTCS_VECT(VIO61, 0x1b80),
  91. INTCS_VECT(CEU21, 0x1ba0), INTCS_VECT(CSI21, 0x1be0),
  92. INTCS_VECT(DSITX1_DSITX10, 0x1c00), INTCS_VECT(DSITX1_DSITX11, 0x1c20),
  93. INTCS_VECT(DISP, 0x1c40), INTCS_VECT(DSRV, 0x1c60),
  94. INTCS_VECT(EMUX2_EMUX20I, 0x1c80), INTCS_VECT(EMUX2_EMUX21I, 0x1ca0),
  95. INTCS_VECT(MSTIF0_MST00I, 0x1cc0), INTCS_VECT(MSTIF0_MST01I, 0x1ce0),
  96. INTCS_VECT(MSTIF1_MST10I, 0x1d00), INTCS_VECT(MSTIF1_MST11I, 0x1d20),
  97. INTCS_VECT(SPUV, 0x2300),
  98. };
  99. static struct intc_group intcs_groups[] __initdata = {
  100. INTC_GROUP(RTDMAC_0, RTDMAC_0_DEI0, RTDMAC_0_DEI1,
  101. RTDMAC_0_DEI2, RTDMAC_0_DEI3),
  102. INTC_GROUP(RTDMAC_1, RTDMAC_1_DEI4, RTDMAC_1_DEI5, RTDMAC_1_DADERR),
  103. INTC_GROUP(RTDMAC_2, RTDMAC_2_DEI6, RTDMAC_2_DEI7,
  104. RTDMAC_2_DEI8, RTDMAC_2_DEI9),
  105. INTC_GROUP(RTDMAC_3, RTDMAC_3_DEI10, RTDMAC_3_DEI11),
  106. INTC_GROUP(TMU1, TMU1_TUNI12, TMU1_TUNI11, TMU1_TUNI10),
  107. INTC_GROUP(DSITX0, DSITX0_DSITX00, DSITX0_DSITX01),
  108. INTC_GROUP(SPU2, SPU2_SPU0, SPU2_SPU1),
  109. INTC_GROUP(MSU, MSU_MSU, MSU_MSU2),
  110. };
  111. static struct intc_mask_reg intcs_mask_registers[] = {
  112. { 0xffd20184, 0xffd201c4, 8, /* IMR1SA / IMCR1SA */
  113. { 0, 0, 0, CEU,
  114. 0, 0, 0, 0 } },
  115. { 0xffd20188, 0xffd201c8, 8, /* IMR2SA / IMCR2SA */
  116. { 0, 0, 0, VPU,
  117. BBIF2, 0, 0, MFI } },
  118. { 0xffd2018c, 0xffd201cc, 8, /* IMR3SA / IMCR3SA */
  119. { 0, 0, 0, _2DDMAC_2DDM0,
  120. 0, ASA, PEP, ICB } },
  121. { 0xffd20190, 0xffd201d0, 8, /* IMR4SA / IMCR4SA */
  122. { 0, 0, 0, CTI,
  123. JPU_JPEG, 0, LCRC, LCDC } },
  124. { 0xffd20194, 0xffd201d4, 8, /* IMR5SA / IMCR5SA */
  125. { KEYSC_KEY, RTDMAC_1_DADERR, RTDMAC_1_DEI5, RTDMAC_1_DEI4,
  126. RTDMAC_0_DEI3, RTDMAC_0_DEI2, RTDMAC_0_DEI1, RTDMAC_0_DEI0 } },
  127. { 0xffd20198, 0xffd201d8, 8, /* IMR6SA / IMCR6SA */
  128. { 0, 0, MSIOF, 0,
  129. _3DG_SGX543, 0, 0, 0 } },
  130. { 0xffd2019c, 0xffd201dc, 8, /* IMR7SA / IMCR7SA */
  131. { 0, TMU0_TUNI02, TMU0_TUNI01, TMU0_TUNI00,
  132. 0, 0, 0, 0 } },
  133. { 0xffd201a0, 0xffd201e0, 8, /* IMR8SA / IMCR8SA */
  134. { 0, 0, 0, 0,
  135. 0, MSU_MSU, MSU_MSU2, MSUG } },
  136. { 0xffd201a4, 0xffd201e4, 8, /* IMR9SA / IMCR9SA */
  137. { 0, RWDT0, CMT2, CMT0,
  138. 0, 0, 0, 0 } },
  139. { 0xffd201ac, 0xffd201ec, 8, /* IMR11SA / IMCR11SA */
  140. { 0, 0, 0, 0,
  141. 0, TSIF1, LMB, TSIF0 } },
  142. { 0xffd201b0, 0xffd201f0, 8, /* IMR12SA / IMCR12SA */
  143. { 0, 0, 0, 0,
  144. 0, 0, PINTCS_PINT2, PINTCS_PINT1 } },
  145. { 0xffd50180, 0xffd501c0, 8, /* IMR0SA3 / IMCR0SA3 */
  146. { RTDMAC_2_DEI6, RTDMAC_2_DEI7, RTDMAC_2_DEI8, RTDMAC_2_DEI9,
  147. RTDMAC_3_DEI10, RTDMAC_3_DEI11, 0, 0 } },
  148. { 0xffd50190, 0xffd501d0, 8, /* IMR4SA3 / IMCR4SA3 */
  149. { FRC, 0, 0, GCU,
  150. LCDC1, CSIRX, DSITX0_DSITX00, DSITX0_DSITX01 } },
  151. { 0xffd50194, 0xffd501d4, 8, /* IMR5SA3 / IMCR5SA3 */
  152. { SPU2_SPU0, SPU2_SPU1, FSI, 0,
  153. 0, 0, 0, 0 } },
  154. { 0xffd50198, 0xffd501d8, 8, /* IMR6SA3 / IMCR6SA3 */
  155. { TMU1_TUNI10, TMU1_TUNI11, TMU1_TUNI12, 0,
  156. TSIF2, CMT4, 0, 0 } },
  157. { 0xffd5019c, 0xffd501dc, 8, /* IMR7SA3 / IMCR7SA3 */
  158. { MFIS2, CPORTS2R, 0, 0,
  159. 0, 0, 0, TSG } },
  160. { 0xffd501a0, 0xffd501e0, 8, /* IMR8SA3 / IMCR8SA3 */
  161. { DMASCH1, 0, SCUW, VIO60,
  162. VIO61, CEU21, 0, CSI21 } },
  163. { 0xffd501a4, 0xffd501e4, 8, /* IMR9SA3 / IMCR9SA3 */
  164. { DSITX1_DSITX10, DSITX1_DSITX11, DISP, DSRV,
  165. EMUX2_EMUX20I, EMUX2_EMUX21I, MSTIF0_MST00I, MSTIF0_MST01I } },
  166. { 0xffd501a8, 0xffd501e8, 8, /* IMR10SA3 / IMCR10SA3 */
  167. { MSTIF0_MST00I, MSTIF0_MST01I, 0, 0,
  168. 0, 0, 0, 0 } },
  169. { 0xffd60180, 0xffd601c0, 8, /* IMR0SA4 / IMCR0SA4 */
  170. { SPUV, 0, 0, 0,
  171. 0, 0, 0, 0 } },
  172. };
  173. /* Priority is needed for INTCA to receive the INTCS interrupt */
  174. static struct intc_prio_reg intcs_prio_registers[] = {
  175. { 0xffd20000, 0, 16, 4, /* IPRAS */ { CTI, 0, _2DDMAC_2DDM0, ICB } },
  176. { 0xffd20004, 0, 16, 4, /* IPRBS */ { JPU_JPEG, LCDC, 0, LCRC } },
  177. { 0xffd20008, 0, 16, 4, /* IPRCS */ { BBIF2, 0, 0, 0 } },
  178. { 0xffd2000c, 0, 16, 4, /* IPRDS */ { PINTCS_PINT1, PINTCS_PINT2,
  179. 0, 0 } },
  180. { 0xffd20010, 0, 16, 4, /* IPRES */ { RTDMAC_0, CEU, MFI, VPU } },
  181. { 0xffd20014, 0, 16, 4, /* IPRFS */ { KEYSC_KEY, RTDMAC_1,
  182. CMT2, CMT0 } },
  183. { 0xffd20018, 0, 16, 4, /* IPRGS */ { TMU0_TUNI00, TMU0_TUNI01,
  184. TMU0_TUNI02, TSIF1 } },
  185. { 0xffd2001c, 0, 16, 4, /* IPRHS */ { VINT, 0, 0, 0 } },
  186. { 0xffd20020, 0, 16, 4, /* IPRIS */ { 0, MSIOF, TSIF0, 0 } },
  187. { 0xffd20024, 0, 16, 4, /* IPRJS */ { 0, _3DG_SGX543, MSUG, MSU } },
  188. { 0xffd20028, 0, 16, 4, /* IPRKS */ { 0, ASA, LMB, PEP } },
  189. { 0xffd20030, 0, 16, 4, /* IPRMS */ { 0, 0, 0, RWDT0 } },
  190. { 0xffd50000, 0, 16, 4, /* IPRAS3 */ { RTDMAC_2, 0, 0, 0 } },
  191. { 0xffd50004, 0, 16, 4, /* IPRBS3 */ { RTDMAC_3, 0, 0, 0 } },
  192. { 0xffd50020, 0, 16, 4, /* IPRIS3 */ { FRC, 0, 0, 0 } },
  193. { 0xffd50024, 0, 16, 4, /* IPRJS3 */ { LCDC1, CSIRX, DSITX0, 0 } },
  194. { 0xffd50028, 0, 16, 4, /* IPRKS3 */ { SPU2, 0, FSI, 0 } },
  195. { 0xffd50030, 0, 16, 4, /* IPRMS3 */ { TMU1, 0, 0, TSIF2 } },
  196. { 0xffd50034, 0, 16, 4, /* IPRNS3 */ { CMT4, 0, 0, 0 } },
  197. { 0xffd50038, 0, 16, 4, /* IPROS3 */ { MFIS2, CPORTS2R, 0, 0 } },
  198. { 0xffd50040, 0, 16, 4, /* IPRQS3 */ { DMASCH1, 0, SCUW, VIO60 } },
  199. { 0xffd50044, 0, 16, 4, /* IPRRS3 */ { VIO61, CEU21, 0, CSI21 } },
  200. { 0xffd50048, 0, 16, 4, /* IPRSS3 */ { DSITX1_DSITX10, DSITX1_DSITX11,
  201. DISP, DSRV } },
  202. { 0xffd5004c, 0, 16, 4, /* IPRTS3 */ { EMUX2_EMUX20I, EMUX2_EMUX21I,
  203. MSTIF0_MST00I, MSTIF0_MST01I } },
  204. { 0xffd50050, 0, 16, 4, /* IPRUS3 */ { MSTIF1_MST10I, MSTIF1_MST11I,
  205. 0, 0 } },
  206. { 0xffd60000, 0, 16, 4, /* IPRAS4 */ { SPUV, 0, 0, 0 } },
  207. };
  208. static struct resource intcs_resources[] __initdata = {
  209. [0] = {
  210. .start = 0xffd20000,
  211. .end = 0xffd201ff,
  212. .flags = IORESOURCE_MEM,
  213. },
  214. [1] = {
  215. .start = 0xffd50000,
  216. .end = 0xffd501ff,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. [2] = {
  220. .start = 0xffd60000,
  221. .end = 0xffd601ff,
  222. .flags = IORESOURCE_MEM,
  223. }
  224. };
  225. static struct intc_desc intcs_desc __initdata = {
  226. .name = "sh73a0-intcs",
  227. .resource = intcs_resources,
  228. .num_resources = ARRAY_SIZE(intcs_resources),
  229. .hw = INTC_HW_DESC(intcs_vectors, intcs_groups, intcs_mask_registers,
  230. intcs_prio_registers, NULL, NULL),
  231. };
  232. static struct irqaction sh73a0_intcs_cascade;
  233. static irqreturn_t sh73a0_intcs_demux(int irq, void *dev_id)
  234. {
  235. unsigned int evtcodeas = ioread32((void __iomem *)dev_id);
  236. generic_handle_irq(intcs_evt2irq(evtcodeas));
  237. return IRQ_HANDLED;
  238. }
  239. static int sh73a0_set_wake(struct irq_data *data, unsigned int on)
  240. {
  241. return 0; /* always allow wakeup */
  242. }
  243. void __init sh73a0_init_irq(void)
  244. {
  245. void __iomem *gic_dist_base = __io(0xf0001000);
  246. void __iomem *gic_cpu_base = __io(0xf0000100);
  247. void __iomem *intevtsa = ioremap_nocache(0xffd20100, PAGE_SIZE);
  248. gic_init(0, 29, gic_dist_base, gic_cpu_base);
  249. gic_arch_extn.irq_set_wake = sh73a0_set_wake;
  250. register_intc_controller(&intcs_desc);
  251. /* demux using INTEVTSA */
  252. sh73a0_intcs_cascade.name = "INTCS cascade";
  253. sh73a0_intcs_cascade.handler = sh73a0_intcs_demux;
  254. sh73a0_intcs_cascade.dev_id = intevtsa;
  255. setup_irq(gic_spi(50), &sh73a0_intcs_cascade);
  256. }