cpu-sa1100.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * cpu-sa1100.c: clock scaling for the SA1100
  3. *
  4. * Copyright (C) 2000 2001, The Delft University of Technology
  5. *
  6. * Authors:
  7. * - Johan Pouwelse (J.A.Pouwelse@its.tudelft.nl): initial version
  8. * - Erik Mouw (J.A.K.Mouw@its.tudelft.nl):
  9. * - major rewrite for linux-2.3.99
  10. * - rewritten for the more generic power management scheme in
  11. * linux-2.4.5-rmk1
  12. *
  13. * This software has been developed while working on the LART
  14. * computing board (http://www.lartmaker.nl/), which is
  15. * sponsored by the Mobile Multi-media Communications
  16. * (http://www.mobimedia.org/) and Ubiquitous Communications
  17. * (http://www.ubicom.tudelft.nl/) projects.
  18. *
  19. * The authors can be reached at:
  20. *
  21. * Erik Mouw
  22. * Information and Communication Theory Group
  23. * Faculty of Information Technology and Systems
  24. * Delft University of Technology
  25. * P.O. Box 5031
  26. * 2600 GA Delft
  27. * The Netherlands
  28. *
  29. *
  30. * This program is free software; you can redistribute it and/or modify
  31. * it under the terms of the GNU General Public License as published by
  32. * the Free Software Foundation; either version 2 of the License, or
  33. * (at your option) any later version.
  34. *
  35. * This program is distributed in the hope that it will be useful,
  36. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  37. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  38. * GNU General Public License for more details.
  39. *
  40. * You should have received a copy of the GNU General Public License
  41. * along with this program; if not, write to the Free Software
  42. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  43. *
  44. *
  45. * Theory of operations
  46. * ====================
  47. *
  48. * Clock scaling can be used to lower the power consumption of the CPU
  49. * core. This will give you a somewhat longer running time.
  50. *
  51. * The SA-1100 has a single register to change the core clock speed:
  52. *
  53. * PPCR 0x90020014 PLL config
  54. *
  55. * However, the DRAM timings are closely related to the core clock
  56. * speed, so we need to change these, too. The used registers are:
  57. *
  58. * MDCNFG 0xA0000000 DRAM config
  59. * MDCAS0 0xA0000004 Access waveform
  60. * MDCAS1 0xA0000008 Access waveform
  61. * MDCAS2 0xA000000C Access waveform
  62. *
  63. * Care must be taken to change the DRAM parameters the correct way,
  64. * because otherwise the DRAM becomes unusable and the kernel will
  65. * crash.
  66. *
  67. * The simple solution to avoid a kernel crash is to put the actual
  68. * clock change in ROM and jump to that code from the kernel. The main
  69. * disadvantage is that the ROM has to be modified, which is not
  70. * possible on all SA-1100 platforms. Another disadvantage is that
  71. * jumping to ROM makes clock switching unnecessary complicated.
  72. *
  73. * The idea behind this driver is that the memory configuration can be
  74. * changed while running from DRAM (even with interrupts turned on!)
  75. * as long as all re-configuration steps yield a valid DRAM
  76. * configuration. The advantages are clear: it will run on all SA-1100
  77. * platforms, and the code is very simple.
  78. *
  79. * If you really want to understand what is going on in
  80. * sa1100_update_dram_timings(), you'll have to read sections 8.2,
  81. * 9.5.7.3, and 10.2 from the "Intel StrongARM SA-1100 Microprocessor
  82. * Developers Manual" (available for free from Intel).
  83. *
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/types.h>
  87. #include <linux/init.h>
  88. #include <linux/cpufreq.h>
  89. #include <asm/cputype.h>
  90. #include <mach/hardware.h>
  91. #include "generic.h"
  92. struct sa1100_dram_regs {
  93. int speed;
  94. u32 mdcnfg;
  95. u32 mdcas0;
  96. u32 mdcas1;
  97. u32 mdcas2;
  98. };
  99. static struct cpufreq_driver sa1100_driver;
  100. static struct sa1100_dram_regs sa1100_dram_settings[] = {
  101. /*speed, mdcnfg, mdcas0, mdcas1, mdcas2, clock freq */
  102. { 59000, 0x00dc88a3, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 59.0 MHz */
  103. { 73700, 0x011490a3, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 73.7 MHz */
  104. { 88500, 0x014e90a3, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 88.5 MHz */
  105. {103200, 0x01889923, 0xcccccccf, 0xfffffffc, 0xffffffff},/* 103.2 MHz */
  106. {118000, 0x01c29923, 0x9999998f, 0xfffffff9, 0xffffffff},/* 118.0 MHz */
  107. {132700, 0x01fb2123, 0x9999998f, 0xfffffff9, 0xffffffff},/* 132.7 MHz */
  108. {147500, 0x02352123, 0x3333330f, 0xfffffff3, 0xffffffff},/* 147.5 MHz */
  109. {162200, 0x026b29a3, 0x38e38e1f, 0xfff8e38e, 0xffffffff},/* 162.2 MHz */
  110. {176900, 0x02a329a3, 0x71c71c1f, 0xfff1c71c, 0xffffffff},/* 176.9 MHz */
  111. {191700, 0x02dd31a3, 0xe38e383f, 0xffe38e38, 0xffffffff},/* 191.7 MHz */
  112. {206400, 0x03153223, 0xc71c703f, 0xffc71c71, 0xffffffff},/* 206.4 MHz */
  113. {221200, 0x034fba23, 0xc71c703f, 0xffc71c71, 0xffffffff},/* 221.2 MHz */
  114. {235900, 0x03853a23, 0xe1e1e07f, 0xe1e1e1e1, 0xffffffe1},/* 235.9 MHz */
  115. {250700, 0x03bf3aa3, 0xc3c3c07f, 0xc3c3c3c3, 0xffffffc3},/* 250.7 MHz */
  116. {265400, 0x03f7c2a3, 0xc3c3c07f, 0xc3c3c3c3, 0xffffffc3},/* 265.4 MHz */
  117. {280200, 0x0431c2a3, 0x878780ff, 0x87878787, 0xffffff87},/* 280.2 MHz */
  118. { 0, 0, 0, 0, 0 } /* last entry */
  119. };
  120. static void sa1100_update_dram_timings(int current_speed, int new_speed)
  121. {
  122. struct sa1100_dram_regs *settings = sa1100_dram_settings;
  123. /* find speed */
  124. while (settings->speed != 0) {
  125. if (new_speed == settings->speed)
  126. break;
  127. settings++;
  128. }
  129. if (settings->speed == 0) {
  130. panic("%s: couldn't find dram setting for speed %d\n",
  131. __func__, new_speed);
  132. }
  133. /* No risk, no fun: run with interrupts on! */
  134. if (new_speed > current_speed) {
  135. /* We're going FASTER, so first relax the memory
  136. * timings before changing the core frequency
  137. */
  138. /* Half the memory access clock */
  139. MDCNFG |= MDCNFG_CDB2;
  140. /* The order of these statements IS important, keep 8
  141. * pulses!!
  142. */
  143. MDCAS2 = settings->mdcas2;
  144. MDCAS1 = settings->mdcas1;
  145. MDCAS0 = settings->mdcas0;
  146. MDCNFG = settings->mdcnfg;
  147. } else {
  148. /* We're going SLOWER: first decrease the core
  149. * frequency and then tighten the memory settings.
  150. */
  151. /* Half the memory access clock */
  152. MDCNFG |= MDCNFG_CDB2;
  153. /* The order of these statements IS important, keep 8
  154. * pulses!!
  155. */
  156. MDCAS0 = settings->mdcas0;
  157. MDCAS1 = settings->mdcas1;
  158. MDCAS2 = settings->mdcas2;
  159. MDCNFG = settings->mdcnfg;
  160. }
  161. }
  162. static int sa1100_target(struct cpufreq_policy *policy,
  163. unsigned int target_freq,
  164. unsigned int relation)
  165. {
  166. unsigned int cur = sa11x0_getspeed(0);
  167. unsigned int new_ppcr;
  168. struct cpufreq_freqs freqs;
  169. new_ppcr = sa11x0_freq_to_ppcr(target_freq);
  170. switch (relation) {
  171. case CPUFREQ_RELATION_L:
  172. if (sa11x0_ppcr_to_freq(new_ppcr) > policy->max)
  173. new_ppcr--;
  174. break;
  175. case CPUFREQ_RELATION_H:
  176. if ((sa11x0_ppcr_to_freq(new_ppcr) > target_freq) &&
  177. (sa11x0_ppcr_to_freq(new_ppcr - 1) >= policy->min))
  178. new_ppcr--;
  179. break;
  180. }
  181. freqs.old = cur;
  182. freqs.new = sa11x0_ppcr_to_freq(new_ppcr);
  183. freqs.cpu = 0;
  184. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  185. if (freqs.new > cur)
  186. sa1100_update_dram_timings(cur, freqs.new);
  187. PPCR = new_ppcr;
  188. if (freqs.new < cur)
  189. sa1100_update_dram_timings(cur, freqs.new);
  190. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  191. return 0;
  192. }
  193. static int __init sa1100_cpu_init(struct cpufreq_policy *policy)
  194. {
  195. if (policy->cpu != 0)
  196. return -EINVAL;
  197. policy->cur = policy->min = policy->max = sa11x0_getspeed(0);
  198. policy->cpuinfo.min_freq = 59000;
  199. policy->cpuinfo.max_freq = 287000;
  200. policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
  201. return 0;
  202. }
  203. static struct cpufreq_driver sa1100_driver = {
  204. .flags = CPUFREQ_STICKY,
  205. .verify = sa11x0_verify_speed,
  206. .target = sa1100_target,
  207. .get = sa11x0_getspeed,
  208. .init = sa1100_cpu_init,
  209. .name = "sa1100",
  210. };
  211. static int __init sa1100_dram_init(void)
  212. {
  213. if (cpu_is_sa1100())
  214. return cpufreq_register_driver(&sa1100_driver);
  215. else
  216. return -ENODEV;
  217. }
  218. arch_initcall(sa1100_dram_init);