clock.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399
  1. /* linux/arch/arm/mach-s5pc100/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PC100 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <mach/map.h>
  20. #include <plat/cpu-freq.h>
  21. #include <mach/regs-clock.h>
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/pll.h>
  25. #include <plat/s5p-clock.h>
  26. #include <plat/clock-clksrc.h>
  27. #include <plat/s5pc100.h>
  28. static struct clk s5p_clk_otgphy = {
  29. .name = "otg_phy",
  30. .id = -1,
  31. };
  32. static struct clk *clk_src_mout_href_list[] = {
  33. [0] = &s5p_clk_27m,
  34. [1] = &clk_fin_hpll,
  35. };
  36. static struct clksrc_sources clk_src_mout_href = {
  37. .sources = clk_src_mout_href_list,
  38. .nr_sources = ARRAY_SIZE(clk_src_mout_href_list),
  39. };
  40. static struct clksrc_clk clk_mout_href = {
  41. .clk = {
  42. .name = "mout_href",
  43. .id = -1,
  44. },
  45. .sources = &clk_src_mout_href,
  46. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  47. };
  48. static struct clk *clk_src_mout_48m_list[] = {
  49. [0] = &clk_xusbxti,
  50. [1] = &s5p_clk_otgphy,
  51. };
  52. static struct clksrc_sources clk_src_mout_48m = {
  53. .sources = clk_src_mout_48m_list,
  54. .nr_sources = ARRAY_SIZE(clk_src_mout_48m_list),
  55. };
  56. static struct clksrc_clk clk_mout_48m = {
  57. .clk = {
  58. .name = "mout_48m",
  59. .id = -1,
  60. },
  61. .sources = &clk_src_mout_48m,
  62. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 1 },
  63. };
  64. static struct clksrc_clk clk_mout_mpll = {
  65. .clk = {
  66. .name = "mout_mpll",
  67. .id = -1,
  68. },
  69. .sources = &clk_src_mpll,
  70. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  71. };
  72. static struct clksrc_clk clk_mout_apll = {
  73. .clk = {
  74. .name = "mout_apll",
  75. .id = -1,
  76. },
  77. .sources = &clk_src_apll,
  78. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  79. };
  80. static struct clksrc_clk clk_mout_epll = {
  81. .clk = {
  82. .name = "mout_epll",
  83. .id = -1,
  84. },
  85. .sources = &clk_src_epll,
  86. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  87. };
  88. static struct clk *clk_src_mout_hpll_list[] = {
  89. [0] = &s5p_clk_27m,
  90. };
  91. static struct clksrc_sources clk_src_mout_hpll = {
  92. .sources = clk_src_mout_hpll_list,
  93. .nr_sources = ARRAY_SIZE(clk_src_mout_hpll_list),
  94. };
  95. static struct clksrc_clk clk_mout_hpll = {
  96. .clk = {
  97. .name = "mout_hpll",
  98. .id = -1,
  99. },
  100. .sources = &clk_src_mout_hpll,
  101. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  102. };
  103. static struct clksrc_clk clk_div_apll = {
  104. .clk = {
  105. .name = "div_apll",
  106. .id = -1,
  107. .parent = &clk_mout_apll.clk,
  108. },
  109. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 1 },
  110. };
  111. static struct clksrc_clk clk_div_arm = {
  112. .clk = {
  113. .name = "div_arm",
  114. .id = -1,
  115. .parent = &clk_div_apll.clk,
  116. },
  117. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  118. };
  119. static struct clksrc_clk clk_div_d0_bus = {
  120. .clk = {
  121. .name = "div_d0_bus",
  122. .id = -1,
  123. .parent = &clk_div_arm.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  126. };
  127. static struct clksrc_clk clk_div_pclkd0 = {
  128. .clk = {
  129. .name = "div_pclkd0",
  130. .id = -1,
  131. .parent = &clk_div_d0_bus.clk,
  132. },
  133. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  134. };
  135. static struct clksrc_clk clk_div_secss = {
  136. .clk = {
  137. .name = "div_secss",
  138. .id = -1,
  139. .parent = &clk_div_d0_bus.clk,
  140. },
  141. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 3 },
  142. };
  143. static struct clksrc_clk clk_div_apll2 = {
  144. .clk = {
  145. .name = "div_apll2",
  146. .id = -1,
  147. .parent = &clk_mout_apll.clk,
  148. },
  149. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 3 },
  150. };
  151. static struct clk *clk_src_mout_am_list[] = {
  152. [0] = &clk_mout_mpll.clk,
  153. [1] = &clk_div_apll2.clk,
  154. };
  155. struct clksrc_sources clk_src_mout_am = {
  156. .sources = clk_src_mout_am_list,
  157. .nr_sources = ARRAY_SIZE(clk_src_mout_am_list),
  158. };
  159. static struct clksrc_clk clk_mout_am = {
  160. .clk = {
  161. .name = "mout_am",
  162. .id = -1,
  163. },
  164. .sources = &clk_src_mout_am,
  165. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  166. };
  167. static struct clksrc_clk clk_div_d1_bus = {
  168. .clk = {
  169. .name = "div_d1_bus",
  170. .id = -1,
  171. .parent = &clk_mout_am.clk,
  172. },
  173. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 3 },
  174. };
  175. static struct clksrc_clk clk_div_mpll2 = {
  176. .clk = {
  177. .name = "div_mpll2",
  178. .id = -1,
  179. .parent = &clk_mout_am.clk,
  180. },
  181. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 8, .size = 1 },
  182. };
  183. static struct clksrc_clk clk_div_mpll = {
  184. .clk = {
  185. .name = "div_mpll",
  186. .id = -1,
  187. .parent = &clk_mout_am.clk,
  188. },
  189. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 4, .size = 2 },
  190. };
  191. static struct clk *clk_src_mout_onenand_list[] = {
  192. [0] = &clk_div_d0_bus.clk,
  193. [1] = &clk_div_d1_bus.clk,
  194. };
  195. struct clksrc_sources clk_src_mout_onenand = {
  196. .sources = clk_src_mout_onenand_list,
  197. .nr_sources = ARRAY_SIZE(clk_src_mout_onenand_list),
  198. };
  199. static struct clksrc_clk clk_mout_onenand = {
  200. .clk = {
  201. .name = "mout_onenand",
  202. .id = -1,
  203. },
  204. .sources = &clk_src_mout_onenand,
  205. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  206. };
  207. static struct clksrc_clk clk_div_onenand = {
  208. .clk = {
  209. .name = "div_onenand",
  210. .id = -1,
  211. .parent = &clk_mout_onenand.clk,
  212. },
  213. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 2 },
  214. };
  215. static struct clksrc_clk clk_div_pclkd1 = {
  216. .clk = {
  217. .name = "div_pclkd1",
  218. .id = -1,
  219. .parent = &clk_div_d1_bus.clk,
  220. },
  221. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 3 },
  222. };
  223. static struct clksrc_clk clk_div_cam = {
  224. .clk = {
  225. .name = "div_cam",
  226. .id = -1,
  227. .parent = &clk_div_mpll2.clk,
  228. },
  229. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 24, .size = 5 },
  230. };
  231. static struct clksrc_clk clk_div_hdmi = {
  232. .clk = {
  233. .name = "div_hdmi",
  234. .id = -1,
  235. .parent = &clk_mout_hpll.clk,
  236. },
  237. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 28, .size = 4 },
  238. };
  239. static u32 epll_div[][4] = {
  240. { 32750000, 131, 3, 4 },
  241. { 32768000, 131, 3, 4 },
  242. { 36000000, 72, 3, 3 },
  243. { 45000000, 90, 3, 3 },
  244. { 45158000, 90, 3, 3 },
  245. { 45158400, 90, 3, 3 },
  246. { 48000000, 96, 3, 3 },
  247. { 49125000, 131, 4, 3 },
  248. { 49152000, 131, 4, 3 },
  249. { 60000000, 120, 3, 3 },
  250. { 67737600, 226, 5, 3 },
  251. { 67738000, 226, 5, 3 },
  252. { 73800000, 246, 5, 3 },
  253. { 73728000, 246, 5, 3 },
  254. { 72000000, 144, 3, 3 },
  255. { 84000000, 168, 3, 3 },
  256. { 96000000, 96, 3, 2 },
  257. { 144000000, 144, 3, 2 },
  258. { 192000000, 96, 3, 1 }
  259. };
  260. static int s5pc100_epll_set_rate(struct clk *clk, unsigned long rate)
  261. {
  262. unsigned int epll_con;
  263. unsigned int i;
  264. if (clk->rate == rate) /* Return if nothing changed */
  265. return 0;
  266. epll_con = __raw_readl(S5P_EPLL_CON);
  267. epll_con &= ~(PLL65XX_MDIV_MASK | PLL65XX_PDIV_MASK | PLL65XX_SDIV_MASK);
  268. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  269. if (epll_div[i][0] == rate) {
  270. epll_con |= (epll_div[i][1] << PLL65XX_MDIV_SHIFT) |
  271. (epll_div[i][2] << PLL65XX_PDIV_SHIFT) |
  272. (epll_div[i][3] << PLL65XX_SDIV_SHIFT);
  273. break;
  274. }
  275. }
  276. if (i == ARRAY_SIZE(epll_div)) {
  277. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  278. return -EINVAL;
  279. }
  280. __raw_writel(epll_con, S5P_EPLL_CON);
  281. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  282. clk->rate, rate);
  283. clk->rate = rate;
  284. return 0;
  285. }
  286. static struct clk_ops s5pc100_epll_ops = {
  287. .get_rate = s5p_epll_get_rate,
  288. .set_rate = s5pc100_epll_set_rate,
  289. };
  290. static int s5pc100_d0_0_ctrl(struct clk *clk, int enable)
  291. {
  292. return s5p_gatectrl(S5P_CLKGATE_D00, clk, enable);
  293. }
  294. static int s5pc100_d0_1_ctrl(struct clk *clk, int enable)
  295. {
  296. return s5p_gatectrl(S5P_CLKGATE_D01, clk, enable);
  297. }
  298. static int s5pc100_d0_2_ctrl(struct clk *clk, int enable)
  299. {
  300. return s5p_gatectrl(S5P_CLKGATE_D02, clk, enable);
  301. }
  302. static int s5pc100_d1_0_ctrl(struct clk *clk, int enable)
  303. {
  304. return s5p_gatectrl(S5P_CLKGATE_D10, clk, enable);
  305. }
  306. static int s5pc100_d1_1_ctrl(struct clk *clk, int enable)
  307. {
  308. return s5p_gatectrl(S5P_CLKGATE_D11, clk, enable);
  309. }
  310. static int s5pc100_d1_2_ctrl(struct clk *clk, int enable)
  311. {
  312. return s5p_gatectrl(S5P_CLKGATE_D12, clk, enable);
  313. }
  314. static int s5pc100_d1_3_ctrl(struct clk *clk, int enable)
  315. {
  316. return s5p_gatectrl(S5P_CLKGATE_D13, clk, enable);
  317. }
  318. static int s5pc100_d1_4_ctrl(struct clk *clk, int enable)
  319. {
  320. return s5p_gatectrl(S5P_CLKGATE_D14, clk, enable);
  321. }
  322. static int s5pc100_d1_5_ctrl(struct clk *clk, int enable)
  323. {
  324. return s5p_gatectrl(S5P_CLKGATE_D15, clk, enable);
  325. }
  326. static int s5pc100_sclk0_ctrl(struct clk *clk, int enable)
  327. {
  328. return s5p_gatectrl(S5P_CLKGATE_SCLK0, clk, enable);
  329. }
  330. static int s5pc100_sclk1_ctrl(struct clk *clk, int enable)
  331. {
  332. return s5p_gatectrl(S5P_CLKGATE_SCLK1, clk, enable);
  333. }
  334. /*
  335. * The following clocks will be disabled during clock initialization. It is
  336. * recommended to keep the following clocks disabled until the driver requests
  337. * for enabling the clock.
  338. */
  339. static struct clk init_clocks_off[] = {
  340. {
  341. .name = "cssys",
  342. .id = -1,
  343. .parent = &clk_div_d0_bus.clk,
  344. .enable = s5pc100_d0_0_ctrl,
  345. .ctrlbit = (1 << 6),
  346. }, {
  347. .name = "secss",
  348. .id = -1,
  349. .parent = &clk_div_d0_bus.clk,
  350. .enable = s5pc100_d0_0_ctrl,
  351. .ctrlbit = (1 << 5),
  352. }, {
  353. .name = "g2d",
  354. .id = -1,
  355. .parent = &clk_div_d0_bus.clk,
  356. .enable = s5pc100_d0_0_ctrl,
  357. .ctrlbit = (1 << 4),
  358. }, {
  359. .name = "mdma",
  360. .id = -1,
  361. .parent = &clk_div_d0_bus.clk,
  362. .enable = s5pc100_d0_0_ctrl,
  363. .ctrlbit = (1 << 3),
  364. }, {
  365. .name = "cfcon",
  366. .id = -1,
  367. .parent = &clk_div_d0_bus.clk,
  368. .enable = s5pc100_d0_0_ctrl,
  369. .ctrlbit = (1 << 2),
  370. }, {
  371. .name = "nfcon",
  372. .id = -1,
  373. .parent = &clk_div_d0_bus.clk,
  374. .enable = s5pc100_d0_1_ctrl,
  375. .ctrlbit = (1 << 3),
  376. }, {
  377. .name = "onenandc",
  378. .id = -1,
  379. .parent = &clk_div_d0_bus.clk,
  380. .enable = s5pc100_d0_1_ctrl,
  381. .ctrlbit = (1 << 2),
  382. }, {
  383. .name = "sdm",
  384. .id = -1,
  385. .parent = &clk_div_d0_bus.clk,
  386. .enable = s5pc100_d0_2_ctrl,
  387. .ctrlbit = (1 << 2),
  388. }, {
  389. .name = "seckey",
  390. .id = -1,
  391. .parent = &clk_div_d0_bus.clk,
  392. .enable = s5pc100_d0_2_ctrl,
  393. .ctrlbit = (1 << 1),
  394. }, {
  395. .name = "hsmmc",
  396. .id = 2,
  397. .parent = &clk_div_d1_bus.clk,
  398. .enable = s5pc100_d1_0_ctrl,
  399. .ctrlbit = (1 << 7),
  400. }, {
  401. .name = "hsmmc",
  402. .id = 1,
  403. .parent = &clk_div_d1_bus.clk,
  404. .enable = s5pc100_d1_0_ctrl,
  405. .ctrlbit = (1 << 6),
  406. }, {
  407. .name = "hsmmc",
  408. .id = 0,
  409. .parent = &clk_div_d1_bus.clk,
  410. .enable = s5pc100_d1_0_ctrl,
  411. .ctrlbit = (1 << 5),
  412. }, {
  413. .name = "modemif",
  414. .id = -1,
  415. .parent = &clk_div_d1_bus.clk,
  416. .enable = s5pc100_d1_0_ctrl,
  417. .ctrlbit = (1 << 4),
  418. }, {
  419. .name = "otg",
  420. .id = -1,
  421. .parent = &clk_div_d1_bus.clk,
  422. .enable = s5pc100_d1_0_ctrl,
  423. .ctrlbit = (1 << 3),
  424. }, {
  425. .name = "usbhost",
  426. .id = -1,
  427. .parent = &clk_div_d1_bus.clk,
  428. .enable = s5pc100_d1_0_ctrl,
  429. .ctrlbit = (1 << 2),
  430. }, {
  431. .name = "pdma",
  432. .id = 1,
  433. .parent = &clk_div_d1_bus.clk,
  434. .enable = s5pc100_d1_0_ctrl,
  435. .ctrlbit = (1 << 1),
  436. }, {
  437. .name = "pdma",
  438. .id = 0,
  439. .parent = &clk_div_d1_bus.clk,
  440. .enable = s5pc100_d1_0_ctrl,
  441. .ctrlbit = (1 << 0),
  442. }, {
  443. .name = "lcd",
  444. .id = -1,
  445. .parent = &clk_div_d1_bus.clk,
  446. .enable = s5pc100_d1_1_ctrl,
  447. .ctrlbit = (1 << 0),
  448. }, {
  449. .name = "rotator",
  450. .id = -1,
  451. .parent = &clk_div_d1_bus.clk,
  452. .enable = s5pc100_d1_1_ctrl,
  453. .ctrlbit = (1 << 1),
  454. }, {
  455. .name = "fimc",
  456. .id = 0,
  457. .parent = &clk_div_d1_bus.clk,
  458. .enable = s5pc100_d1_1_ctrl,
  459. .ctrlbit = (1 << 2),
  460. }, {
  461. .name = "fimc",
  462. .id = 1,
  463. .parent = &clk_div_d1_bus.clk,
  464. .enable = s5pc100_d1_1_ctrl,
  465. .ctrlbit = (1 << 3),
  466. }, {
  467. .name = "fimc",
  468. .id = 2,
  469. .parent = &clk_div_d1_bus.clk,
  470. .enable = s5pc100_d1_1_ctrl,
  471. .ctrlbit = (1 << 4),
  472. }, {
  473. .name = "jpeg",
  474. .id = -1,
  475. .parent = &clk_div_d1_bus.clk,
  476. .enable = s5pc100_d1_1_ctrl,
  477. .ctrlbit = (1 << 5),
  478. }, {
  479. .name = "mipi-dsim",
  480. .id = -1,
  481. .parent = &clk_div_d1_bus.clk,
  482. .enable = s5pc100_d1_1_ctrl,
  483. .ctrlbit = (1 << 6),
  484. }, {
  485. .name = "mipi-csis",
  486. .id = -1,
  487. .parent = &clk_div_d1_bus.clk,
  488. .enable = s5pc100_d1_1_ctrl,
  489. .ctrlbit = (1 << 7),
  490. }, {
  491. .name = "g3d",
  492. .id = 0,
  493. .parent = &clk_div_d1_bus.clk,
  494. .enable = s5pc100_d1_0_ctrl,
  495. .ctrlbit = (1 << 8),
  496. }, {
  497. .name = "tv",
  498. .id = -1,
  499. .parent = &clk_div_d1_bus.clk,
  500. .enable = s5pc100_d1_2_ctrl,
  501. .ctrlbit = (1 << 0),
  502. }, {
  503. .name = "vp",
  504. .id = -1,
  505. .parent = &clk_div_d1_bus.clk,
  506. .enable = s5pc100_d1_2_ctrl,
  507. .ctrlbit = (1 << 1),
  508. }, {
  509. .name = "mixer",
  510. .id = -1,
  511. .parent = &clk_div_d1_bus.clk,
  512. .enable = s5pc100_d1_2_ctrl,
  513. .ctrlbit = (1 << 2),
  514. }, {
  515. .name = "hdmi",
  516. .id = -1,
  517. .parent = &clk_div_d1_bus.clk,
  518. .enable = s5pc100_d1_2_ctrl,
  519. .ctrlbit = (1 << 3),
  520. }, {
  521. .name = "mfc",
  522. .id = -1,
  523. .parent = &clk_div_d1_bus.clk,
  524. .enable = s5pc100_d1_2_ctrl,
  525. .ctrlbit = (1 << 4),
  526. }, {
  527. .name = "apc",
  528. .id = -1,
  529. .parent = &clk_div_d1_bus.clk,
  530. .enable = s5pc100_d1_3_ctrl,
  531. .ctrlbit = (1 << 2),
  532. }, {
  533. .name = "iec",
  534. .id = -1,
  535. .parent = &clk_div_d1_bus.clk,
  536. .enable = s5pc100_d1_3_ctrl,
  537. .ctrlbit = (1 << 3),
  538. }, {
  539. .name = "systimer",
  540. .id = -1,
  541. .parent = &clk_div_d1_bus.clk,
  542. .enable = s5pc100_d1_3_ctrl,
  543. .ctrlbit = (1 << 7),
  544. }, {
  545. .name = "watchdog",
  546. .id = -1,
  547. .parent = &clk_div_d1_bus.clk,
  548. .enable = s5pc100_d1_3_ctrl,
  549. .ctrlbit = (1 << 8),
  550. }, {
  551. .name = "rtc",
  552. .id = -1,
  553. .parent = &clk_div_d1_bus.clk,
  554. .enable = s5pc100_d1_3_ctrl,
  555. .ctrlbit = (1 << 9),
  556. }, {
  557. .name = "i2c",
  558. .id = 0,
  559. .parent = &clk_div_d1_bus.clk,
  560. .enable = s5pc100_d1_4_ctrl,
  561. .ctrlbit = (1 << 4),
  562. }, {
  563. .name = "i2c",
  564. .id = 1,
  565. .parent = &clk_div_d1_bus.clk,
  566. .enable = s5pc100_d1_4_ctrl,
  567. .ctrlbit = (1 << 5),
  568. }, {
  569. .name = "spi",
  570. .id = 0,
  571. .parent = &clk_div_d1_bus.clk,
  572. .enable = s5pc100_d1_4_ctrl,
  573. .ctrlbit = (1 << 6),
  574. }, {
  575. .name = "spi",
  576. .id = 1,
  577. .parent = &clk_div_d1_bus.clk,
  578. .enable = s5pc100_d1_4_ctrl,
  579. .ctrlbit = (1 << 7),
  580. }, {
  581. .name = "spi",
  582. .id = 2,
  583. .parent = &clk_div_d1_bus.clk,
  584. .enable = s5pc100_d1_4_ctrl,
  585. .ctrlbit = (1 << 8),
  586. }, {
  587. .name = "irda",
  588. .id = -1,
  589. .parent = &clk_div_d1_bus.clk,
  590. .enable = s5pc100_d1_4_ctrl,
  591. .ctrlbit = (1 << 9),
  592. }, {
  593. .name = "ccan",
  594. .id = 0,
  595. .parent = &clk_div_d1_bus.clk,
  596. .enable = s5pc100_d1_4_ctrl,
  597. .ctrlbit = (1 << 10),
  598. }, {
  599. .name = "ccan",
  600. .id = 1,
  601. .parent = &clk_div_d1_bus.clk,
  602. .enable = s5pc100_d1_4_ctrl,
  603. .ctrlbit = (1 << 11),
  604. }, {
  605. .name = "hsitx",
  606. .id = -1,
  607. .parent = &clk_div_d1_bus.clk,
  608. .enable = s5pc100_d1_4_ctrl,
  609. .ctrlbit = (1 << 12),
  610. }, {
  611. .name = "hsirx",
  612. .id = -1,
  613. .parent = &clk_div_d1_bus.clk,
  614. .enable = s5pc100_d1_4_ctrl,
  615. .ctrlbit = (1 << 13),
  616. }, {
  617. .name = "iis",
  618. .id = 0,
  619. .parent = &clk_div_pclkd1.clk,
  620. .enable = s5pc100_d1_5_ctrl,
  621. .ctrlbit = (1 << 0),
  622. }, {
  623. .name = "iis",
  624. .id = 1,
  625. .parent = &clk_div_pclkd1.clk,
  626. .enable = s5pc100_d1_5_ctrl,
  627. .ctrlbit = (1 << 1),
  628. }, {
  629. .name = "iis",
  630. .id = 2,
  631. .parent = &clk_div_pclkd1.clk,
  632. .enable = s5pc100_d1_5_ctrl,
  633. .ctrlbit = (1 << 2),
  634. }, {
  635. .name = "ac97",
  636. .id = -1,
  637. .parent = &clk_div_pclkd1.clk,
  638. .enable = s5pc100_d1_5_ctrl,
  639. .ctrlbit = (1 << 3),
  640. }, {
  641. .name = "pcm",
  642. .id = 0,
  643. .parent = &clk_div_pclkd1.clk,
  644. .enable = s5pc100_d1_5_ctrl,
  645. .ctrlbit = (1 << 4),
  646. }, {
  647. .name = "pcm",
  648. .id = 1,
  649. .parent = &clk_div_pclkd1.clk,
  650. .enable = s5pc100_d1_5_ctrl,
  651. .ctrlbit = (1 << 5),
  652. }, {
  653. .name = "spdif",
  654. .id = -1,
  655. .parent = &clk_div_pclkd1.clk,
  656. .enable = s5pc100_d1_5_ctrl,
  657. .ctrlbit = (1 << 6),
  658. }, {
  659. .name = "adc",
  660. .id = -1,
  661. .parent = &clk_div_pclkd1.clk,
  662. .enable = s5pc100_d1_5_ctrl,
  663. .ctrlbit = (1 << 7),
  664. }, {
  665. .name = "keypad",
  666. .id = -1,
  667. .parent = &clk_div_pclkd1.clk,
  668. .enable = s5pc100_d1_5_ctrl,
  669. .ctrlbit = (1 << 8),
  670. }, {
  671. .name = "spi_48m",
  672. .id = 0,
  673. .parent = &clk_mout_48m.clk,
  674. .enable = s5pc100_sclk0_ctrl,
  675. .ctrlbit = (1 << 7),
  676. }, {
  677. .name = "spi_48m",
  678. .id = 1,
  679. .parent = &clk_mout_48m.clk,
  680. .enable = s5pc100_sclk0_ctrl,
  681. .ctrlbit = (1 << 8),
  682. }, {
  683. .name = "spi_48m",
  684. .id = 2,
  685. .parent = &clk_mout_48m.clk,
  686. .enable = s5pc100_sclk0_ctrl,
  687. .ctrlbit = (1 << 9),
  688. }, {
  689. .name = "mmc_48m",
  690. .id = 0,
  691. .parent = &clk_mout_48m.clk,
  692. .enable = s5pc100_sclk0_ctrl,
  693. .ctrlbit = (1 << 15),
  694. }, {
  695. .name = "mmc_48m",
  696. .id = 1,
  697. .parent = &clk_mout_48m.clk,
  698. .enable = s5pc100_sclk0_ctrl,
  699. .ctrlbit = (1 << 16),
  700. }, {
  701. .name = "mmc_48m",
  702. .id = 2,
  703. .parent = &clk_mout_48m.clk,
  704. .enable = s5pc100_sclk0_ctrl,
  705. .ctrlbit = (1 << 17),
  706. },
  707. };
  708. static struct clk clk_vclk54m = {
  709. .name = "vclk_54m",
  710. .id = -1,
  711. .rate = 54000000,
  712. };
  713. static struct clk clk_i2scdclk0 = {
  714. .name = "i2s_cdclk0",
  715. .id = -1,
  716. };
  717. static struct clk clk_i2scdclk1 = {
  718. .name = "i2s_cdclk1",
  719. .id = -1,
  720. };
  721. static struct clk clk_i2scdclk2 = {
  722. .name = "i2s_cdclk2",
  723. .id = -1,
  724. };
  725. static struct clk clk_pcmcdclk0 = {
  726. .name = "pcm_cdclk0",
  727. .id = -1,
  728. };
  729. static struct clk clk_pcmcdclk1 = {
  730. .name = "pcm_cdclk1",
  731. .id = -1,
  732. };
  733. static struct clk *clk_src_group1_list[] = {
  734. [0] = &clk_mout_epll.clk,
  735. [1] = &clk_div_mpll2.clk,
  736. [2] = &clk_fin_epll,
  737. [3] = &clk_mout_hpll.clk,
  738. };
  739. struct clksrc_sources clk_src_group1 = {
  740. .sources = clk_src_group1_list,
  741. .nr_sources = ARRAY_SIZE(clk_src_group1_list),
  742. };
  743. static struct clk *clk_src_group2_list[] = {
  744. [0] = &clk_mout_epll.clk,
  745. [1] = &clk_div_mpll.clk,
  746. };
  747. struct clksrc_sources clk_src_group2 = {
  748. .sources = clk_src_group2_list,
  749. .nr_sources = ARRAY_SIZE(clk_src_group2_list),
  750. };
  751. static struct clk *clk_src_group3_list[] = {
  752. [0] = &clk_mout_epll.clk,
  753. [1] = &clk_div_mpll.clk,
  754. [2] = &clk_fin_epll,
  755. [3] = &clk_i2scdclk0,
  756. [4] = &clk_pcmcdclk0,
  757. [5] = &clk_mout_hpll.clk,
  758. };
  759. struct clksrc_sources clk_src_group3 = {
  760. .sources = clk_src_group3_list,
  761. .nr_sources = ARRAY_SIZE(clk_src_group3_list),
  762. };
  763. static struct clksrc_clk clk_sclk_audio0 = {
  764. .clk = {
  765. .name = "sclk_audio",
  766. .id = 0,
  767. .ctrlbit = (1 << 8),
  768. .enable = s5pc100_sclk1_ctrl,
  769. },
  770. .sources = &clk_src_group3,
  771. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 3 },
  772. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  773. };
  774. static struct clk *clk_src_group4_list[] = {
  775. [0] = &clk_mout_epll.clk,
  776. [1] = &clk_div_mpll.clk,
  777. [2] = &clk_fin_epll,
  778. [3] = &clk_i2scdclk1,
  779. [4] = &clk_pcmcdclk1,
  780. [5] = &clk_mout_hpll.clk,
  781. };
  782. struct clksrc_sources clk_src_group4 = {
  783. .sources = clk_src_group4_list,
  784. .nr_sources = ARRAY_SIZE(clk_src_group4_list),
  785. };
  786. static struct clksrc_clk clk_sclk_audio1 = {
  787. .clk = {
  788. .name = "sclk_audio",
  789. .id = 1,
  790. .ctrlbit = (1 << 9),
  791. .enable = s5pc100_sclk1_ctrl,
  792. },
  793. .sources = &clk_src_group4,
  794. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 3 },
  795. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  796. };
  797. static struct clk *clk_src_group5_list[] = {
  798. [0] = &clk_mout_epll.clk,
  799. [1] = &clk_div_mpll.clk,
  800. [2] = &clk_fin_epll,
  801. [3] = &clk_i2scdclk2,
  802. [4] = &clk_mout_hpll.clk,
  803. };
  804. struct clksrc_sources clk_src_group5 = {
  805. .sources = clk_src_group5_list,
  806. .nr_sources = ARRAY_SIZE(clk_src_group5_list),
  807. };
  808. static struct clksrc_clk clk_sclk_audio2 = {
  809. .clk = {
  810. .name = "sclk_audio",
  811. .id = 2,
  812. .ctrlbit = (1 << 10),
  813. .enable = s5pc100_sclk1_ctrl,
  814. },
  815. .sources = &clk_src_group5,
  816. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 3 },
  817. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  818. };
  819. static struct clk *clk_src_group6_list[] = {
  820. [0] = &s5p_clk_27m,
  821. [1] = &clk_vclk54m,
  822. [2] = &clk_div_hdmi.clk,
  823. };
  824. struct clksrc_sources clk_src_group6 = {
  825. .sources = clk_src_group6_list,
  826. .nr_sources = ARRAY_SIZE(clk_src_group6_list),
  827. };
  828. static struct clk *clk_src_group7_list[] = {
  829. [0] = &clk_mout_epll.clk,
  830. [1] = &clk_div_mpll.clk,
  831. [2] = &clk_mout_hpll.clk,
  832. [3] = &clk_vclk54m,
  833. };
  834. struct clksrc_sources clk_src_group7 = {
  835. .sources = clk_src_group7_list,
  836. .nr_sources = ARRAY_SIZE(clk_src_group7_list),
  837. };
  838. static struct clk *clk_src_mmc0_list[] = {
  839. [0] = &clk_mout_epll.clk,
  840. [1] = &clk_div_mpll.clk,
  841. [2] = &clk_fin_epll,
  842. };
  843. struct clksrc_sources clk_src_mmc0 = {
  844. .sources = clk_src_mmc0_list,
  845. .nr_sources = ARRAY_SIZE(clk_src_mmc0_list),
  846. };
  847. static struct clk *clk_src_mmc12_list[] = {
  848. [0] = &clk_mout_epll.clk,
  849. [1] = &clk_div_mpll.clk,
  850. [2] = &clk_fin_epll,
  851. [3] = &clk_mout_hpll.clk,
  852. };
  853. struct clksrc_sources clk_src_mmc12 = {
  854. .sources = clk_src_mmc12_list,
  855. .nr_sources = ARRAY_SIZE(clk_src_mmc12_list),
  856. };
  857. static struct clk *clk_src_irda_usb_list[] = {
  858. [0] = &clk_mout_epll.clk,
  859. [1] = &clk_div_mpll.clk,
  860. [2] = &clk_fin_epll,
  861. [3] = &clk_mout_hpll.clk,
  862. };
  863. struct clksrc_sources clk_src_irda_usb = {
  864. .sources = clk_src_irda_usb_list,
  865. .nr_sources = ARRAY_SIZE(clk_src_irda_usb_list),
  866. };
  867. static struct clk *clk_src_pwi_list[] = {
  868. [0] = &clk_fin_epll,
  869. [1] = &clk_mout_epll.clk,
  870. [2] = &clk_div_mpll.clk,
  871. };
  872. struct clksrc_sources clk_src_pwi = {
  873. .sources = clk_src_pwi_list,
  874. .nr_sources = ARRAY_SIZE(clk_src_pwi_list),
  875. };
  876. static struct clk *clk_sclk_spdif_list[] = {
  877. [0] = &clk_sclk_audio0.clk,
  878. [1] = &clk_sclk_audio1.clk,
  879. [2] = &clk_sclk_audio2.clk,
  880. };
  881. struct clksrc_sources clk_src_sclk_spdif = {
  882. .sources = clk_sclk_spdif_list,
  883. .nr_sources = ARRAY_SIZE(clk_sclk_spdif_list),
  884. };
  885. static int s5pc100_spdif_set_rate(struct clk *clk, unsigned long rate)
  886. {
  887. struct clk *pclk;
  888. int ret;
  889. pclk = clk_get_parent(clk);
  890. if (IS_ERR(pclk))
  891. return -EINVAL;
  892. ret = pclk->ops->set_rate(pclk, rate);
  893. clk_put(pclk);
  894. return ret;
  895. }
  896. static unsigned long s5pc100_spdif_get_rate(struct clk *clk)
  897. {
  898. struct clk *pclk;
  899. int rate;
  900. pclk = clk_get_parent(clk);
  901. if (IS_ERR(pclk))
  902. return -EINVAL;
  903. rate = pclk->ops->get_rate(clk);
  904. clk_put(pclk);
  905. return rate;
  906. }
  907. static struct clk_ops s5pc100_sclk_spdif_ops = {
  908. .set_rate = s5pc100_spdif_set_rate,
  909. .get_rate = s5pc100_spdif_get_rate,
  910. };
  911. static struct clksrc_clk clk_sclk_spdif = {
  912. .clk = {
  913. .name = "sclk_spdif",
  914. .id = -1,
  915. .ctrlbit = (1 << 11),
  916. .enable = s5pc100_sclk1_ctrl,
  917. .ops = &s5pc100_sclk_spdif_ops,
  918. },
  919. .sources = &clk_src_sclk_spdif,
  920. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 24, .size = 2 },
  921. };
  922. static struct clksrc_clk clksrcs[] = {
  923. {
  924. .clk = {
  925. .name = "sclk_spi",
  926. .id = 0,
  927. .ctrlbit = (1 << 4),
  928. .enable = s5pc100_sclk0_ctrl,
  929. },
  930. .sources = &clk_src_group1,
  931. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 2 },
  932. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  933. }, {
  934. .clk = {
  935. .name = "sclk_spi",
  936. .id = 1,
  937. .ctrlbit = (1 << 5),
  938. .enable = s5pc100_sclk0_ctrl,
  939. },
  940. .sources = &clk_src_group1,
  941. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 2 },
  942. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  943. }, {
  944. .clk = {
  945. .name = "sclk_spi",
  946. .id = 2,
  947. .ctrlbit = (1 << 6),
  948. .enable = s5pc100_sclk0_ctrl,
  949. },
  950. .sources = &clk_src_group1,
  951. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 2 },
  952. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 12, .size = 4 },
  953. }, {
  954. .clk = {
  955. .name = "uclk1",
  956. .id = -1,
  957. .ctrlbit = (1 << 3),
  958. .enable = s5pc100_sclk0_ctrl,
  959. },
  960. .sources = &clk_src_group2,
  961. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  962. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  963. }, {
  964. .clk = {
  965. .name = "sclk_mixer",
  966. .id = -1,
  967. .ctrlbit = (1 << 6),
  968. .enable = s5pc100_sclk0_ctrl,
  969. },
  970. .sources = &clk_src_group6,
  971. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 28, .size = 2 },
  972. }, {
  973. .clk = {
  974. .name = "sclk_lcd",
  975. .id = -1,
  976. .ctrlbit = (1 << 0),
  977. .enable = s5pc100_sclk1_ctrl,
  978. },
  979. .sources = &clk_src_group7,
  980. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 12, .size = 2 },
  981. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  982. }, {
  983. .clk = {
  984. .name = "sclk_fimc",
  985. .id = 0,
  986. .ctrlbit = (1 << 1),
  987. .enable = s5pc100_sclk1_ctrl,
  988. },
  989. .sources = &clk_src_group7,
  990. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 16, .size = 2 },
  991. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  992. }, {
  993. .clk = {
  994. .name = "sclk_fimc",
  995. .id = 1,
  996. .ctrlbit = (1 << 2),
  997. .enable = s5pc100_sclk1_ctrl,
  998. },
  999. .sources = &clk_src_group7,
  1000. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 20, .size = 2 },
  1001. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  1002. }, {
  1003. .clk = {
  1004. .name = "sclk_fimc",
  1005. .id = 2,
  1006. .ctrlbit = (1 << 3),
  1007. .enable = s5pc100_sclk1_ctrl,
  1008. },
  1009. .sources = &clk_src_group7,
  1010. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 24, .size = 2 },
  1011. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 24, .size = 4 },
  1012. }, {
  1013. .clk = {
  1014. .name = "sclk_mmc",
  1015. .id = 0,
  1016. .ctrlbit = (1 << 12),
  1017. .enable = s5pc100_sclk1_ctrl,
  1018. },
  1019. .sources = &clk_src_mmc0,
  1020. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  1021. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 0, .size = 4 },
  1022. }, {
  1023. .clk = {
  1024. .name = "sclk_mmc",
  1025. .id = 1,
  1026. .ctrlbit = (1 << 13),
  1027. .enable = s5pc100_sclk1_ctrl,
  1028. },
  1029. .sources = &clk_src_mmc12,
  1030. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  1031. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 4, .size = 4 },
  1032. }, {
  1033. .clk = {
  1034. .name = "sclk_mmc",
  1035. .id = 2,
  1036. .ctrlbit = (1 << 14),
  1037. .enable = s5pc100_sclk1_ctrl,
  1038. },
  1039. .sources = &clk_src_mmc12,
  1040. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  1041. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  1042. }, {
  1043. .clk = {
  1044. .name = "sclk_irda",
  1045. .id = 2,
  1046. .ctrlbit = (1 << 10),
  1047. .enable = s5pc100_sclk0_ctrl,
  1048. },
  1049. .sources = &clk_src_irda_usb,
  1050. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  1051. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  1052. }, {
  1053. .clk = {
  1054. .name = "sclk_irda",
  1055. .id = -1,
  1056. .ctrlbit = (1 << 10),
  1057. .enable = s5pc100_sclk0_ctrl,
  1058. },
  1059. .sources = &clk_src_mmc12,
  1060. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 2 },
  1061. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 16, .size = 4 },
  1062. }, {
  1063. .clk = {
  1064. .name = "sclk_pwi",
  1065. .id = -1,
  1066. .ctrlbit = (1 << 1),
  1067. .enable = s5pc100_sclk0_ctrl,
  1068. },
  1069. .sources = &clk_src_pwi,
  1070. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 0, .size = 2 },
  1071. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 3 },
  1072. }, {
  1073. .clk = {
  1074. .name = "sclk_uhost",
  1075. .id = -1,
  1076. .ctrlbit = (1 << 11),
  1077. .enable = s5pc100_sclk0_ctrl,
  1078. },
  1079. .sources = &clk_src_irda_usb,
  1080. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 2 },
  1081. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 20, .size = 4 },
  1082. },
  1083. };
  1084. /* Clock initialisation code */
  1085. static struct clksrc_clk *sysclks[] = {
  1086. &clk_mout_apll,
  1087. &clk_mout_epll,
  1088. &clk_mout_mpll,
  1089. &clk_mout_hpll,
  1090. &clk_mout_href,
  1091. &clk_mout_48m,
  1092. &clk_div_apll,
  1093. &clk_div_arm,
  1094. &clk_div_d0_bus,
  1095. &clk_div_pclkd0,
  1096. &clk_div_secss,
  1097. &clk_div_apll2,
  1098. &clk_mout_am,
  1099. &clk_div_d1_bus,
  1100. &clk_div_mpll2,
  1101. &clk_div_mpll,
  1102. &clk_mout_onenand,
  1103. &clk_div_onenand,
  1104. &clk_div_pclkd1,
  1105. &clk_div_cam,
  1106. &clk_div_hdmi,
  1107. &clk_sclk_audio0,
  1108. &clk_sclk_audio1,
  1109. &clk_sclk_audio2,
  1110. &clk_sclk_spdif,
  1111. };
  1112. void __init_or_cpufreq s5pc100_setup_clocks(void)
  1113. {
  1114. unsigned long xtal;
  1115. unsigned long arm;
  1116. unsigned long hclkd0;
  1117. unsigned long hclkd1;
  1118. unsigned long pclkd0;
  1119. unsigned long pclkd1;
  1120. unsigned long apll;
  1121. unsigned long mpll;
  1122. unsigned long epll;
  1123. unsigned long hpll;
  1124. unsigned int ptr;
  1125. /* Set S5PC100 functions for clk_fout_epll */
  1126. clk_fout_epll.enable = s5p_epll_enable;
  1127. clk_fout_epll.ops = &s5pc100_epll_ops;
  1128. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1129. xtal = clk_get_rate(&clk_xtal);
  1130. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1131. apll = s5p_get_pll65xx(xtal, __raw_readl(S5P_APLL_CON));
  1132. mpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_MPLL_CON));
  1133. epll = s5p_get_pll65xx(xtal, __raw_readl(S5P_EPLL_CON));
  1134. hpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_HPLL_CON));
  1135. printk(KERN_INFO "S5PC100: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz, E=%ld.%ldMHz, H=%ld.%ldMHz\n",
  1136. print_mhz(apll), print_mhz(mpll), print_mhz(epll), print_mhz(hpll));
  1137. clk_fout_apll.rate = apll;
  1138. clk_fout_mpll.rate = mpll;
  1139. clk_fout_epll.rate = epll;
  1140. clk_mout_hpll.clk.rate = hpll;
  1141. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1142. s3c_set_clksrc(&clksrcs[ptr], true);
  1143. arm = clk_get_rate(&clk_div_arm.clk);
  1144. hclkd0 = clk_get_rate(&clk_div_d0_bus.clk);
  1145. pclkd0 = clk_get_rate(&clk_div_pclkd0.clk);
  1146. hclkd1 = clk_get_rate(&clk_div_d1_bus.clk);
  1147. pclkd1 = clk_get_rate(&clk_div_pclkd1.clk);
  1148. printk(KERN_INFO "S5PC100: HCLKD0=%ld.%ldMHz, HCLKD1=%ld.%ldMHz, PCLKD0=%ld.%ldMHz, PCLKD1=%ld.%ldMHz\n",
  1149. print_mhz(hclkd0), print_mhz(hclkd1), print_mhz(pclkd0), print_mhz(pclkd1));
  1150. clk_f.rate = arm;
  1151. clk_h.rate = hclkd1;
  1152. clk_p.rate = pclkd1;
  1153. }
  1154. /*
  1155. * The following clocks will be enabled during clock initialization.
  1156. */
  1157. static struct clk init_clocks[] = {
  1158. {
  1159. .name = "tzic",
  1160. .id = -1,
  1161. .parent = &clk_div_d0_bus.clk,
  1162. .enable = s5pc100_d0_0_ctrl,
  1163. .ctrlbit = (1 << 1),
  1164. }, {
  1165. .name = "intc",
  1166. .id = -1,
  1167. .parent = &clk_div_d0_bus.clk,
  1168. .enable = s5pc100_d0_0_ctrl,
  1169. .ctrlbit = (1 << 0),
  1170. }, {
  1171. .name = "ebi",
  1172. .id = -1,
  1173. .parent = &clk_div_d0_bus.clk,
  1174. .enable = s5pc100_d0_1_ctrl,
  1175. .ctrlbit = (1 << 5),
  1176. }, {
  1177. .name = "intmem",
  1178. .id = -1,
  1179. .parent = &clk_div_d0_bus.clk,
  1180. .enable = s5pc100_d0_1_ctrl,
  1181. .ctrlbit = (1 << 4),
  1182. }, {
  1183. .name = "sromc",
  1184. .id = -1,
  1185. .parent = &clk_div_d0_bus.clk,
  1186. .enable = s5pc100_d0_1_ctrl,
  1187. .ctrlbit = (1 << 1),
  1188. }, {
  1189. .name = "dmc",
  1190. .id = -1,
  1191. .parent = &clk_div_d0_bus.clk,
  1192. .enable = s5pc100_d0_1_ctrl,
  1193. .ctrlbit = (1 << 0),
  1194. }, {
  1195. .name = "chipid",
  1196. .id = -1,
  1197. .parent = &clk_div_d0_bus.clk,
  1198. .enable = s5pc100_d0_1_ctrl,
  1199. .ctrlbit = (1 << 0),
  1200. }, {
  1201. .name = "gpio",
  1202. .id = -1,
  1203. .parent = &clk_div_d1_bus.clk,
  1204. .enable = s5pc100_d1_3_ctrl,
  1205. .ctrlbit = (1 << 1),
  1206. }, {
  1207. .name = "uart",
  1208. .id = 0,
  1209. .parent = &clk_div_d1_bus.clk,
  1210. .enable = s5pc100_d1_4_ctrl,
  1211. .ctrlbit = (1 << 0),
  1212. }, {
  1213. .name = "uart",
  1214. .id = 1,
  1215. .parent = &clk_div_d1_bus.clk,
  1216. .enable = s5pc100_d1_4_ctrl,
  1217. .ctrlbit = (1 << 1),
  1218. }, {
  1219. .name = "uart",
  1220. .id = 2,
  1221. .parent = &clk_div_d1_bus.clk,
  1222. .enable = s5pc100_d1_4_ctrl,
  1223. .ctrlbit = (1 << 2),
  1224. }, {
  1225. .name = "uart",
  1226. .id = 3,
  1227. .parent = &clk_div_d1_bus.clk,
  1228. .enable = s5pc100_d1_4_ctrl,
  1229. .ctrlbit = (1 << 3),
  1230. }, {
  1231. .name = "timers",
  1232. .id = -1,
  1233. .parent = &clk_div_d1_bus.clk,
  1234. .enable = s5pc100_d1_3_ctrl,
  1235. .ctrlbit = (1 << 6),
  1236. },
  1237. };
  1238. static struct clk *clks[] __initdata = {
  1239. &clk_ext,
  1240. &clk_i2scdclk0,
  1241. &clk_i2scdclk1,
  1242. &clk_i2scdclk2,
  1243. &clk_pcmcdclk0,
  1244. &clk_pcmcdclk1,
  1245. };
  1246. void __init s5pc100_register_clocks(void)
  1247. {
  1248. int ptr;
  1249. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1250. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1251. s3c_register_clksrc(sysclks[ptr], 1);
  1252. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1253. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1254. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1255. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1256. s3c_pwmclk_init();
  1257. }