clock-mx28.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  17. */
  18. #include <linux/mm.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/clkdev.h>
  24. #include <asm/clkdev.h>
  25. #include <asm/div64.h>
  26. #include <mach/mx28.h>
  27. #include <mach/common.h>
  28. #include <mach/clock.h>
  29. #include "regs-clkctrl-mx28.h"
  30. #define CLKCTRL_BASE_ADDR MX28_IO_ADDRESS(MX28_CLKCTRL_BASE_ADDR)
  31. #define DIGCTRL_BASE_ADDR MX28_IO_ADDRESS(MX28_DIGCTL_BASE_ADDR)
  32. #define PARENT_RATE_SHIFT 8
  33. static struct clk pll2_clk;
  34. static struct clk cpu_clk;
  35. static struct clk emi_clk;
  36. static struct clk saif0_clk;
  37. static struct clk saif1_clk;
  38. static struct clk clk32k_clk;
  39. static int _raw_clk_enable(struct clk *clk)
  40. {
  41. u32 reg;
  42. if (clk->enable_reg) {
  43. reg = __raw_readl(clk->enable_reg);
  44. reg &= ~(1 << clk->enable_shift);
  45. __raw_writel(reg, clk->enable_reg);
  46. }
  47. return 0;
  48. }
  49. static void _raw_clk_disable(struct clk *clk)
  50. {
  51. u32 reg;
  52. if (clk->enable_reg) {
  53. reg = __raw_readl(clk->enable_reg);
  54. reg |= 1 << clk->enable_shift;
  55. __raw_writel(reg, clk->enable_reg);
  56. }
  57. }
  58. /*
  59. * ref_xtal_clk
  60. */
  61. static unsigned long ref_xtal_clk_get_rate(struct clk *clk)
  62. {
  63. return 24000000;
  64. }
  65. static struct clk ref_xtal_clk = {
  66. .get_rate = ref_xtal_clk_get_rate,
  67. };
  68. /*
  69. * pll_clk
  70. */
  71. static unsigned long pll0_clk_get_rate(struct clk *clk)
  72. {
  73. return 480000000;
  74. }
  75. static unsigned long pll1_clk_get_rate(struct clk *clk)
  76. {
  77. return 480000000;
  78. }
  79. static unsigned long pll2_clk_get_rate(struct clk *clk)
  80. {
  81. return 50000000;
  82. }
  83. #define _CLK_ENABLE_PLL(name, r, g) \
  84. static int name##_enable(struct clk *clk) \
  85. { \
  86. __raw_writel(BM_CLKCTRL_##r##CTRL0_POWER, \
  87. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  88. udelay(10); \
  89. \
  90. if (clk == &pll2_clk) \
  91. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  92. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  93. else \
  94. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  95. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  96. \
  97. return 0; \
  98. }
  99. _CLK_ENABLE_PLL(pll0_clk, PLL0, EN_USB_CLKS)
  100. _CLK_ENABLE_PLL(pll1_clk, PLL1, EN_USB_CLKS)
  101. _CLK_ENABLE_PLL(pll2_clk, PLL2, CLKGATE)
  102. #define _CLK_DISABLE_PLL(name, r, g) \
  103. static void name##_disable(struct clk *clk) \
  104. { \
  105. __raw_writel(BM_CLKCTRL_##r##CTRL0_POWER, \
  106. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  107. \
  108. if (clk == &pll2_clk) \
  109. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  110. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_SET); \
  111. else \
  112. __raw_writel(BM_CLKCTRL_##r##CTRL0_##g, \
  113. CLKCTRL_BASE_ADDR + HW_CLKCTRL_##r##CTRL0_CLR); \
  114. \
  115. }
  116. _CLK_DISABLE_PLL(pll0_clk, PLL0, EN_USB_CLKS)
  117. _CLK_DISABLE_PLL(pll1_clk, PLL1, EN_USB_CLKS)
  118. _CLK_DISABLE_PLL(pll2_clk, PLL2, CLKGATE)
  119. #define _DEFINE_CLOCK_PLL(name) \
  120. static struct clk name = { \
  121. .get_rate = name##_get_rate, \
  122. .enable = name##_enable, \
  123. .disable = name##_disable, \
  124. .parent = &ref_xtal_clk, \
  125. }
  126. _DEFINE_CLOCK_PLL(pll0_clk);
  127. _DEFINE_CLOCK_PLL(pll1_clk);
  128. _DEFINE_CLOCK_PLL(pll2_clk);
  129. /*
  130. * ref_clk
  131. */
  132. #define _CLK_GET_RATE_REF(name, sr, ss) \
  133. static unsigned long name##_get_rate(struct clk *clk) \
  134. { \
  135. unsigned long parent_rate; \
  136. u32 reg, div; \
  137. \
  138. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##sr); \
  139. div = (reg >> BP_CLKCTRL_##sr##_##ss##FRAC) & 0x3f; \
  140. parent_rate = clk_get_rate(clk->parent); \
  141. \
  142. return SH_DIV((parent_rate >> PARENT_RATE_SHIFT) * 18, \
  143. div, PARENT_RATE_SHIFT); \
  144. }
  145. _CLK_GET_RATE_REF(ref_cpu_clk, FRAC0, CPU)
  146. _CLK_GET_RATE_REF(ref_emi_clk, FRAC0, EMI)
  147. _CLK_GET_RATE_REF(ref_io0_clk, FRAC0, IO0)
  148. _CLK_GET_RATE_REF(ref_io1_clk, FRAC0, IO1)
  149. _CLK_GET_RATE_REF(ref_pix_clk, FRAC1, PIX)
  150. _CLK_GET_RATE_REF(ref_gpmi_clk, FRAC1, GPMI)
  151. #define _DEFINE_CLOCK_REF(name, er, es) \
  152. static struct clk name = { \
  153. .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \
  154. .enable_shift = BP_CLKCTRL_##er##_CLKGATE##es, \
  155. .get_rate = name##_get_rate, \
  156. .enable = _raw_clk_enable, \
  157. .disable = _raw_clk_disable, \
  158. .parent = &pll0_clk, \
  159. }
  160. _DEFINE_CLOCK_REF(ref_cpu_clk, FRAC0, CPU);
  161. _DEFINE_CLOCK_REF(ref_emi_clk, FRAC0, EMI);
  162. _DEFINE_CLOCK_REF(ref_io0_clk, FRAC0, IO0);
  163. _DEFINE_CLOCK_REF(ref_io1_clk, FRAC0, IO1);
  164. _DEFINE_CLOCK_REF(ref_pix_clk, FRAC1, PIX);
  165. _DEFINE_CLOCK_REF(ref_gpmi_clk, FRAC1, GPMI);
  166. /*
  167. * General clocks
  168. *
  169. * clk_get_rate
  170. */
  171. static unsigned long lradc_clk_get_rate(struct clk *clk)
  172. {
  173. return clk_get_rate(clk->parent) / 16;
  174. }
  175. static unsigned long rtc_clk_get_rate(struct clk *clk)
  176. {
  177. /* ref_xtal_clk is implemented as the only parent */
  178. return clk_get_rate(clk->parent) / 768;
  179. }
  180. static unsigned long clk32k_clk_get_rate(struct clk *clk)
  181. {
  182. return clk->parent->get_rate(clk->parent) / 750;
  183. }
  184. static unsigned long spdif_clk_get_rate(struct clk *clk)
  185. {
  186. return clk_get_rate(clk->parent) / 4;
  187. }
  188. #define _CLK_GET_RATE(name, rs) \
  189. static unsigned long name##_get_rate(struct clk *clk) \
  190. { \
  191. u32 reg, div; \
  192. \
  193. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  194. \
  195. if (clk->parent == &ref_xtal_clk) \
  196. div = (reg & BM_CLKCTRL_##rs##_DIV_XTAL) >> \
  197. BP_CLKCTRL_##rs##_DIV_XTAL; \
  198. else \
  199. div = (reg & BM_CLKCTRL_##rs##_DIV_##rs) >> \
  200. BP_CLKCTRL_##rs##_DIV_##rs; \
  201. \
  202. if (!div) \
  203. return -EINVAL; \
  204. \
  205. return clk_get_rate(clk->parent) / div; \
  206. }
  207. _CLK_GET_RATE(cpu_clk, CPU)
  208. _CLK_GET_RATE(emi_clk, EMI)
  209. #define _CLK_GET_RATE1(name, rs) \
  210. static unsigned long name##_get_rate(struct clk *clk) \
  211. { \
  212. u32 reg, div; \
  213. \
  214. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  215. div = (reg & BM_CLKCTRL_##rs##_DIV) >> BP_CLKCTRL_##rs##_DIV; \
  216. \
  217. if (!div) \
  218. return -EINVAL; \
  219. \
  220. if (clk == &saif0_clk || clk == &saif1_clk) \
  221. return clk_get_rate(clk->parent) >> 16 * div; \
  222. else \
  223. return clk_get_rate(clk->parent) / div; \
  224. }
  225. _CLK_GET_RATE1(hbus_clk, HBUS)
  226. _CLK_GET_RATE1(xbus_clk, XBUS)
  227. _CLK_GET_RATE1(ssp0_clk, SSP0)
  228. _CLK_GET_RATE1(ssp1_clk, SSP1)
  229. _CLK_GET_RATE1(ssp2_clk, SSP2)
  230. _CLK_GET_RATE1(ssp3_clk, SSP3)
  231. _CLK_GET_RATE1(gpmi_clk, GPMI)
  232. _CLK_GET_RATE1(lcdif_clk, DIS_LCDIF)
  233. _CLK_GET_RATE1(saif0_clk, SAIF0)
  234. _CLK_GET_RATE1(saif1_clk, SAIF1)
  235. #define _CLK_GET_RATE_STUB(name) \
  236. static unsigned long name##_get_rate(struct clk *clk) \
  237. { \
  238. return clk_get_rate(clk->parent); \
  239. }
  240. _CLK_GET_RATE_STUB(uart_clk)
  241. _CLK_GET_RATE_STUB(pwm_clk)
  242. _CLK_GET_RATE_STUB(can0_clk)
  243. _CLK_GET_RATE_STUB(can1_clk)
  244. _CLK_GET_RATE_STUB(fec_clk)
  245. /*
  246. * clk_set_rate
  247. */
  248. /* fool compiler */
  249. #define BM_CLKCTRL_CPU_DIV 0
  250. #define BP_CLKCTRL_CPU_DIV 0
  251. #define BM_CLKCTRL_CPU_BUSY 0
  252. #define _CLK_SET_RATE(name, dr, fr, fs) \
  253. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  254. { \
  255. u32 reg, bm_busy, div_max, d, f, div, frac; \
  256. unsigned long diff, parent_rate, calc_rate; \
  257. int i; \
  258. \
  259. div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \
  260. bm_busy = BM_CLKCTRL_##dr##_BUSY; \
  261. \
  262. if (clk->parent == &ref_xtal_clk) { \
  263. parent_rate = clk_get_rate(clk->parent); \
  264. div = DIV_ROUND_UP(parent_rate, rate); \
  265. if (clk == &cpu_clk) { \
  266. div_max = BM_CLKCTRL_CPU_DIV_XTAL >> \
  267. BP_CLKCTRL_CPU_DIV_XTAL; \
  268. bm_busy = BM_CLKCTRL_CPU_BUSY_REF_XTAL; \
  269. } \
  270. if (div == 0 || div > div_max) \
  271. return -EINVAL; \
  272. } else { \
  273. /* \
  274. * hack alert: this block modifies clk->parent, too, \
  275. * so the base to use it the grand parent. \
  276. */ \
  277. parent_rate = clk_get_rate(clk->parent->parent); \
  278. rate >>= PARENT_RATE_SHIFT; \
  279. parent_rate >>= PARENT_RATE_SHIFT; \
  280. diff = parent_rate; \
  281. div = frac = 1; \
  282. if (clk == &cpu_clk) { \
  283. div_max = BM_CLKCTRL_CPU_DIV_CPU >> \
  284. BP_CLKCTRL_CPU_DIV_CPU; \
  285. bm_busy = BM_CLKCTRL_CPU_BUSY_REF_CPU; \
  286. } \
  287. for (d = 1; d <= div_max; d++) { \
  288. f = parent_rate * 18 / d / rate; \
  289. if ((parent_rate * 18 / d) % rate) \
  290. f++; \
  291. if (f < 18 || f > 35) \
  292. continue; \
  293. \
  294. calc_rate = parent_rate * 18 / f / d; \
  295. if (calc_rate > rate) \
  296. continue; \
  297. \
  298. if (rate - calc_rate < diff) { \
  299. frac = f; \
  300. div = d; \
  301. diff = rate - calc_rate; \
  302. } \
  303. \
  304. if (diff == 0) \
  305. break; \
  306. } \
  307. \
  308. if (diff == parent_rate) \
  309. return -EINVAL; \
  310. \
  311. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##fr); \
  312. reg &= ~BM_CLKCTRL_##fr##_##fs##FRAC; \
  313. reg |= frac; \
  314. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##fr); \
  315. } \
  316. \
  317. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  318. if (clk == &cpu_clk) { \
  319. reg &= ~BM_CLKCTRL_CPU_DIV_CPU; \
  320. reg |= div << BP_CLKCTRL_CPU_DIV_CPU; \
  321. } else { \
  322. reg &= ~BM_CLKCTRL_##dr##_DIV; \
  323. reg |= div << BP_CLKCTRL_##dr##_DIV; \
  324. if (reg & (1 << clk->enable_shift)) { \
  325. pr_err("%s: clock is gated\n", __func__); \
  326. return -EINVAL; \
  327. } \
  328. } \
  329. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  330. \
  331. for (i = 10000; i; i--) \
  332. if (!(__raw_readl(CLKCTRL_BASE_ADDR + \
  333. HW_CLKCTRL_##dr) & bm_busy)) \
  334. break; \
  335. if (!i) { \
  336. pr_err("%s: divider writing timeout\n", __func__); \
  337. return -ETIMEDOUT; \
  338. } \
  339. \
  340. return 0; \
  341. }
  342. _CLK_SET_RATE(cpu_clk, CPU, FRAC0, CPU)
  343. _CLK_SET_RATE(ssp0_clk, SSP0, FRAC0, IO0)
  344. _CLK_SET_RATE(ssp1_clk, SSP1, FRAC0, IO0)
  345. _CLK_SET_RATE(ssp2_clk, SSP2, FRAC0, IO1)
  346. _CLK_SET_RATE(ssp3_clk, SSP3, FRAC0, IO1)
  347. _CLK_SET_RATE(lcdif_clk, DIS_LCDIF, FRAC1, PIX)
  348. _CLK_SET_RATE(gpmi_clk, GPMI, FRAC1, GPMI)
  349. #define _CLK_SET_RATE1(name, dr) \
  350. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  351. { \
  352. u32 reg, div_max, div; \
  353. unsigned long parent_rate; \
  354. int i; \
  355. \
  356. parent_rate = clk_get_rate(clk->parent); \
  357. div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \
  358. \
  359. div = DIV_ROUND_UP(parent_rate, rate); \
  360. if (div == 0 || div > div_max) \
  361. return -EINVAL; \
  362. \
  363. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  364. reg &= ~BM_CLKCTRL_##dr##_DIV; \
  365. reg |= div << BP_CLKCTRL_##dr##_DIV; \
  366. if (reg & (1 << clk->enable_shift)) { \
  367. pr_err("%s: clock is gated\n", __func__); \
  368. return -EINVAL; \
  369. } \
  370. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \
  371. \
  372. for (i = 10000; i; i--) \
  373. if (!(__raw_readl(CLKCTRL_BASE_ADDR + \
  374. HW_CLKCTRL_##dr) & BM_CLKCTRL_##dr##_BUSY)) \
  375. break; \
  376. if (!i) { \
  377. pr_err("%s: divider writing timeout\n", __func__); \
  378. return -ETIMEDOUT; \
  379. } \
  380. \
  381. return 0; \
  382. }
  383. _CLK_SET_RATE1(xbus_clk, XBUS)
  384. /* saif clock uses 16 bits frac div */
  385. #define _CLK_SET_RATE_SAIF(name, rs) \
  386. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  387. { \
  388. u16 div; \
  389. u32 reg; \
  390. u64 lrate; \
  391. unsigned long parent_rate; \
  392. int i; \
  393. \
  394. parent_rate = clk_get_rate(clk->parent); \
  395. if (rate > parent_rate) \
  396. return -EINVAL; \
  397. \
  398. lrate = (u64)rate << 16; \
  399. do_div(lrate, parent_rate); \
  400. div = (u16)lrate; \
  401. \
  402. if (!div) \
  403. return -EINVAL; \
  404. \
  405. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  406. reg &= ~BM_CLKCTRL_##rs##_DIV; \
  407. reg |= div << BP_CLKCTRL_##rs##_DIV; \
  408. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \
  409. \
  410. for (i = 10000; i; i--) \
  411. if (!(__raw_readl(CLKCTRL_BASE_ADDR + \
  412. HW_CLKCTRL_##rs) & BM_CLKCTRL_##rs##_BUSY)) \
  413. break; \
  414. if (!i) { \
  415. pr_err("%s: divider writing timeout\n", __func__); \
  416. return -ETIMEDOUT; \
  417. } \
  418. \
  419. return 0; \
  420. }
  421. _CLK_SET_RATE_SAIF(saif0_clk, SAIF0)
  422. _CLK_SET_RATE_SAIF(saif1_clk, SAIF1)
  423. #define _CLK_SET_RATE_STUB(name) \
  424. static int name##_set_rate(struct clk *clk, unsigned long rate) \
  425. { \
  426. return -EINVAL; \
  427. }
  428. _CLK_SET_RATE_STUB(emi_clk)
  429. _CLK_SET_RATE_STUB(uart_clk)
  430. _CLK_SET_RATE_STUB(pwm_clk)
  431. _CLK_SET_RATE_STUB(spdif_clk)
  432. _CLK_SET_RATE_STUB(clk32k_clk)
  433. _CLK_SET_RATE_STUB(can0_clk)
  434. _CLK_SET_RATE_STUB(can1_clk)
  435. _CLK_SET_RATE_STUB(fec_clk)
  436. /*
  437. * clk_set_parent
  438. */
  439. #define _CLK_SET_PARENT(name, bit) \
  440. static int name##_set_parent(struct clk *clk, struct clk *parent) \
  441. { \
  442. if (parent != clk->parent) { \
  443. __raw_writel(BM_CLKCTRL_CLKSEQ_BYPASS_##bit, \
  444. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CLKSEQ_TOG); \
  445. clk->parent = parent; \
  446. } \
  447. \
  448. return 0; \
  449. }
  450. _CLK_SET_PARENT(cpu_clk, CPU)
  451. _CLK_SET_PARENT(emi_clk, EMI)
  452. _CLK_SET_PARENT(ssp0_clk, SSP0)
  453. _CLK_SET_PARENT(ssp1_clk, SSP1)
  454. _CLK_SET_PARENT(ssp2_clk, SSP2)
  455. _CLK_SET_PARENT(ssp3_clk, SSP3)
  456. _CLK_SET_PARENT(lcdif_clk, DIS_LCDIF)
  457. _CLK_SET_PARENT(gpmi_clk, GPMI)
  458. _CLK_SET_PARENT(saif0_clk, SAIF0)
  459. _CLK_SET_PARENT(saif1_clk, SAIF1)
  460. #define _CLK_SET_PARENT_STUB(name) \
  461. static int name##_set_parent(struct clk *clk, struct clk *parent) \
  462. { \
  463. if (parent != clk->parent) \
  464. return -EINVAL; \
  465. else \
  466. return 0; \
  467. }
  468. _CLK_SET_PARENT_STUB(pwm_clk)
  469. _CLK_SET_PARENT_STUB(uart_clk)
  470. _CLK_SET_PARENT_STUB(clk32k_clk)
  471. _CLK_SET_PARENT_STUB(spdif_clk)
  472. _CLK_SET_PARENT_STUB(fec_clk)
  473. _CLK_SET_PARENT_STUB(can0_clk)
  474. _CLK_SET_PARENT_STUB(can1_clk)
  475. /*
  476. * clk definition
  477. */
  478. static struct clk cpu_clk = {
  479. .get_rate = cpu_clk_get_rate,
  480. .set_rate = cpu_clk_set_rate,
  481. .set_parent = cpu_clk_set_parent,
  482. .parent = &ref_cpu_clk,
  483. };
  484. static struct clk hbus_clk = {
  485. .get_rate = hbus_clk_get_rate,
  486. .parent = &cpu_clk,
  487. };
  488. static struct clk xbus_clk = {
  489. .get_rate = xbus_clk_get_rate,
  490. .set_rate = xbus_clk_set_rate,
  491. .parent = &ref_xtal_clk,
  492. };
  493. static struct clk lradc_clk = {
  494. .get_rate = lradc_clk_get_rate,
  495. .parent = &clk32k_clk,
  496. };
  497. static struct clk rtc_clk = {
  498. .get_rate = rtc_clk_get_rate,
  499. .parent = &ref_xtal_clk,
  500. };
  501. /* usb_clk gate is controlled in DIGCTRL other than CLKCTRL */
  502. static struct clk usb0_clk = {
  503. .enable_reg = DIGCTRL_BASE_ADDR,
  504. .enable_shift = 2,
  505. .enable = _raw_clk_enable,
  506. .disable = _raw_clk_disable,
  507. .parent = &pll0_clk,
  508. };
  509. static struct clk usb1_clk = {
  510. .enable_reg = DIGCTRL_BASE_ADDR,
  511. .enable_shift = 16,
  512. .enable = _raw_clk_enable,
  513. .disable = _raw_clk_disable,
  514. .parent = &pll1_clk,
  515. };
  516. #define _DEFINE_CLOCK(name, er, es, p) \
  517. static struct clk name = { \
  518. .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \
  519. .enable_shift = BP_CLKCTRL_##er##_##es, \
  520. .get_rate = name##_get_rate, \
  521. .set_rate = name##_set_rate, \
  522. .set_parent = name##_set_parent, \
  523. .enable = _raw_clk_enable, \
  524. .disable = _raw_clk_disable, \
  525. .parent = p, \
  526. }
  527. _DEFINE_CLOCK(emi_clk, EMI, CLKGATE, &ref_xtal_clk);
  528. _DEFINE_CLOCK(ssp0_clk, SSP0, CLKGATE, &ref_xtal_clk);
  529. _DEFINE_CLOCK(ssp1_clk, SSP1, CLKGATE, &ref_xtal_clk);
  530. _DEFINE_CLOCK(ssp2_clk, SSP2, CLKGATE, &ref_xtal_clk);
  531. _DEFINE_CLOCK(ssp3_clk, SSP3, CLKGATE, &ref_xtal_clk);
  532. _DEFINE_CLOCK(lcdif_clk, DIS_LCDIF, CLKGATE, &ref_xtal_clk);
  533. _DEFINE_CLOCK(gpmi_clk, GPMI, CLKGATE, &ref_xtal_clk);
  534. _DEFINE_CLOCK(saif0_clk, SAIF0, CLKGATE, &ref_xtal_clk);
  535. _DEFINE_CLOCK(saif1_clk, SAIF1, CLKGATE, &ref_xtal_clk);
  536. _DEFINE_CLOCK(can0_clk, FLEXCAN, STOP_CAN0, &ref_xtal_clk);
  537. _DEFINE_CLOCK(can1_clk, FLEXCAN, STOP_CAN1, &ref_xtal_clk);
  538. _DEFINE_CLOCK(pwm_clk, XTAL, PWM_CLK24M_GATE, &ref_xtal_clk);
  539. _DEFINE_CLOCK(uart_clk, XTAL, UART_CLK_GATE, &ref_xtal_clk);
  540. _DEFINE_CLOCK(clk32k_clk, XTAL, TIMROT_CLK32K_GATE, &ref_xtal_clk);
  541. _DEFINE_CLOCK(spdif_clk, SPDIF, CLKGATE, &pll0_clk);
  542. _DEFINE_CLOCK(fec_clk, ENET, DISABLE, &hbus_clk);
  543. #define _REGISTER_CLOCK(d, n, c) \
  544. { \
  545. .dev_id = d, \
  546. .con_id = n, \
  547. .clk = &c, \
  548. },
  549. static struct clk_lookup lookups[] = {
  550. /* for amba bus driver */
  551. _REGISTER_CLOCK("duart", "apb_pclk", xbus_clk)
  552. /* for amba-pl011 driver */
  553. _REGISTER_CLOCK("duart", NULL, uart_clk)
  554. _REGISTER_CLOCK("imx28-fec.0", NULL, fec_clk)
  555. _REGISTER_CLOCK("imx28-fec.1", NULL, fec_clk)
  556. _REGISTER_CLOCK("mxs-auart.0", NULL, uart_clk)
  557. _REGISTER_CLOCK("mxs-auart.1", NULL, uart_clk)
  558. _REGISTER_CLOCK("mxs-auart.2", NULL, uart_clk)
  559. _REGISTER_CLOCK("mxs-auart.3", NULL, uart_clk)
  560. _REGISTER_CLOCK("mxs-auart.4", NULL, uart_clk)
  561. _REGISTER_CLOCK("rtc", NULL, rtc_clk)
  562. _REGISTER_CLOCK("pll2", NULL, pll2_clk)
  563. _REGISTER_CLOCK("mxs-dma-apbh", NULL, hbus_clk)
  564. _REGISTER_CLOCK("mxs-dma-apbx", NULL, xbus_clk)
  565. _REGISTER_CLOCK("mxs-mmc.0", NULL, ssp0_clk)
  566. _REGISTER_CLOCK("mxs-mmc.1", NULL, ssp1_clk)
  567. _REGISTER_CLOCK("flexcan.0", NULL, can0_clk)
  568. _REGISTER_CLOCK("flexcan.1", NULL, can1_clk)
  569. _REGISTER_CLOCK(NULL, "usb0", usb0_clk)
  570. _REGISTER_CLOCK(NULL, "usb1", usb1_clk)
  571. _REGISTER_CLOCK("mxs-pwm.0", NULL, pwm_clk)
  572. _REGISTER_CLOCK("mxs-pwm.1", NULL, pwm_clk)
  573. _REGISTER_CLOCK("mxs-pwm.2", NULL, pwm_clk)
  574. _REGISTER_CLOCK("mxs-pwm.3", NULL, pwm_clk)
  575. _REGISTER_CLOCK("mxs-pwm.4", NULL, pwm_clk)
  576. _REGISTER_CLOCK("mxs-pwm.5", NULL, pwm_clk)
  577. _REGISTER_CLOCK("mxs-pwm.6", NULL, pwm_clk)
  578. _REGISTER_CLOCK("mxs-pwm.7", NULL, pwm_clk)
  579. _REGISTER_CLOCK(NULL, "lradc", lradc_clk)
  580. _REGISTER_CLOCK(NULL, "spdif", spdif_clk)
  581. _REGISTER_CLOCK("imx28-fb", NULL, lcdif_clk)
  582. };
  583. static int clk_misc_init(void)
  584. {
  585. u32 reg;
  586. int i;
  587. /* Fix up parent per register setting */
  588. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_CLKSEQ);
  589. cpu_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_CPU) ?
  590. &ref_xtal_clk : &ref_cpu_clk;
  591. emi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_EMI) ?
  592. &ref_xtal_clk : &ref_emi_clk;
  593. ssp0_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP0) ?
  594. &ref_xtal_clk : &ref_io0_clk;
  595. ssp1_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP1) ?
  596. &ref_xtal_clk : &ref_io0_clk;
  597. ssp2_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP2) ?
  598. &ref_xtal_clk : &ref_io1_clk;
  599. ssp3_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP3) ?
  600. &ref_xtal_clk : &ref_io1_clk;
  601. lcdif_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF) ?
  602. &ref_xtal_clk : &ref_pix_clk;
  603. gpmi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_GPMI) ?
  604. &ref_xtal_clk : &ref_gpmi_clk;
  605. saif0_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SAIF0) ?
  606. &ref_xtal_clk : &pll0_clk;
  607. saif1_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SAIF1) ?
  608. &ref_xtal_clk : &pll0_clk;
  609. /* Use int div over frac when both are available */
  610. __raw_writel(BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN,
  611. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR);
  612. __raw_writel(BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN,
  613. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR);
  614. __raw_writel(BM_CLKCTRL_HBUS_DIV_FRAC_EN,
  615. CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS_CLR);
  616. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS);
  617. reg &= ~BM_CLKCTRL_XBUS_DIV_FRAC_EN;
  618. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS);
  619. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP0);
  620. reg &= ~BM_CLKCTRL_SSP0_DIV_FRAC_EN;
  621. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP0);
  622. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP1);
  623. reg &= ~BM_CLKCTRL_SSP1_DIV_FRAC_EN;
  624. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP1);
  625. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP2);
  626. reg &= ~BM_CLKCTRL_SSP2_DIV_FRAC_EN;
  627. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP2);
  628. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP3);
  629. reg &= ~BM_CLKCTRL_SSP3_DIV_FRAC_EN;
  630. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP3);
  631. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI);
  632. reg &= ~BM_CLKCTRL_GPMI_DIV_FRAC_EN;
  633. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI);
  634. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_DIS_LCDIF);
  635. reg &= ~BM_CLKCTRL_DIS_LCDIF_DIV_FRAC_EN;
  636. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_DIS_LCDIF);
  637. /* SAIF has to use frac div for functional operation */
  638. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF0);
  639. reg &= ~BM_CLKCTRL_SAIF0_DIV_FRAC_EN;
  640. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF0);
  641. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF1);
  642. reg &= ~BM_CLKCTRL_SAIF1_DIV_FRAC_EN;
  643. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SAIF1);
  644. /*
  645. * Set safe hbus clock divider. A divider of 3 ensure that
  646. * the Vddd voltage required for the cpu clock is sufficiently
  647. * high for the hbus clock.
  648. */
  649. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS);
  650. reg &= BM_CLKCTRL_HBUS_DIV;
  651. reg |= 3 << BP_CLKCTRL_HBUS_DIV;
  652. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS);
  653. for (i = 10000; i; i--)
  654. if (!(__raw_readl(CLKCTRL_BASE_ADDR +
  655. HW_CLKCTRL_HBUS) & BM_CLKCTRL_HBUS_ASM_BUSY))
  656. break;
  657. if (!i) {
  658. pr_err("%s: divider writing timeout\n", __func__);
  659. return -ETIMEDOUT;
  660. }
  661. /* Gate off cpu clock in WFI for power saving */
  662. __raw_writel(BM_CLKCTRL_CPU_INTERRUPT_WAIT,
  663. CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_SET);
  664. /* Extra fec clock setting */
  665. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_ENET);
  666. reg &= ~BM_CLKCTRL_ENET_SLEEP;
  667. reg |= BM_CLKCTRL_ENET_CLK_OUT_EN;
  668. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_ENET);
  669. /*
  670. * 480 MHz seems too high to be ssp clock source directly,
  671. * so set frac0 to get a 288 MHz ref_io0.
  672. */
  673. reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_FRAC0);
  674. reg &= ~BM_CLKCTRL_FRAC0_IO0FRAC;
  675. reg |= 30 << BP_CLKCTRL_FRAC0_IO0FRAC;
  676. __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_FRAC0);
  677. return 0;
  678. }
  679. int __init mx28_clocks_init(void)
  680. {
  681. clk_misc_init();
  682. /*
  683. * source ssp clock from ref_io0 than ref_xtal,
  684. * as ref_xtal only provides 24 MHz as maximum.
  685. */
  686. clk_set_parent(&ssp0_clk, &ref_io0_clk);
  687. clk_set_parent(&ssp1_clk, &ref_io0_clk);
  688. clk_enable(&cpu_clk);
  689. clk_enable(&hbus_clk);
  690. clk_enable(&xbus_clk);
  691. clk_enable(&emi_clk);
  692. clk_enable(&uart_clk);
  693. clk_set_parent(&lcdif_clk, &ref_pix_clk);
  694. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  695. mxs_timer_init(&clk32k_clk, MX28_INT_TIMER0);
  696. return 0;
  697. }