common.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * arch/arm/mach-lpc32xx/common.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/err.h>
  23. #include <linux/i2c.h>
  24. #include <linux/i2c-pnx.h>
  25. #include <linux/io.h>
  26. #include <asm/mach/map.h>
  27. #include <mach/i2c.h>
  28. #include <mach/hardware.h>
  29. #include <mach/platform.h>
  30. #include "common.h"
  31. /*
  32. * Watchdog timer
  33. */
  34. static struct resource watchdog_resources[] = {
  35. [0] = {
  36. .start = LPC32XX_WDTIM_BASE,
  37. .end = LPC32XX_WDTIM_BASE + SZ_4K - 1,
  38. .flags = IORESOURCE_MEM,
  39. },
  40. };
  41. struct platform_device lpc32xx_watchdog_device = {
  42. .name = "pnx4008-watchdog",
  43. .id = -1,
  44. .num_resources = ARRAY_SIZE(watchdog_resources),
  45. .resource = watchdog_resources,
  46. };
  47. /*
  48. * I2C busses
  49. */
  50. static struct i2c_pnx_data i2c0_data = {
  51. .name = I2C_CHIP_NAME "1",
  52. .base = LPC32XX_I2C1_BASE,
  53. .irq = IRQ_LPC32XX_I2C_1,
  54. };
  55. static struct i2c_pnx_data i2c1_data = {
  56. .name = I2C_CHIP_NAME "2",
  57. .base = LPC32XX_I2C2_BASE,
  58. .irq = IRQ_LPC32XX_I2C_2,
  59. };
  60. static struct i2c_pnx_data i2c2_data = {
  61. .name = "USB-I2C",
  62. .base = LPC32XX_OTG_I2C_BASE,
  63. .irq = IRQ_LPC32XX_USB_I2C,
  64. };
  65. struct platform_device lpc32xx_i2c0_device = {
  66. .name = "pnx-i2c",
  67. .id = 0,
  68. .dev = {
  69. .platform_data = &i2c0_data,
  70. },
  71. };
  72. struct platform_device lpc32xx_i2c1_device = {
  73. .name = "pnx-i2c",
  74. .id = 1,
  75. .dev = {
  76. .platform_data = &i2c1_data,
  77. },
  78. };
  79. struct platform_device lpc32xx_i2c2_device = {
  80. .name = "pnx-i2c",
  81. .id = 2,
  82. .dev = {
  83. .platform_data = &i2c2_data,
  84. },
  85. };
  86. /*
  87. * Returns the unique ID for the device
  88. */
  89. void lpc32xx_get_uid(u32 devid[4])
  90. {
  91. int i;
  92. for (i = 0; i < 4; i++)
  93. devid[i] = __raw_readl(LPC32XX_CLKPWR_DEVID(i << 2));
  94. }
  95. /*
  96. * Returns SYSCLK source
  97. * 0 = PLL397, 1 = main oscillator
  98. */
  99. int clk_is_sysclk_mainosc(void)
  100. {
  101. if ((__raw_readl(LPC32XX_CLKPWR_SYSCLK_CTRL) &
  102. LPC32XX_CLKPWR_SYSCTRL_SYSCLKMUX) == 0)
  103. return 1;
  104. return 0;
  105. }
  106. /*
  107. * System reset via the watchdog timer
  108. */
  109. void lpc32xx_watchdog_reset(void)
  110. {
  111. /* Make sure WDT clocks are enabled */
  112. __raw_writel(LPC32XX_CLKPWR_PWMCLK_WDOG_EN,
  113. LPC32XX_CLKPWR_TIMER_CLK_CTRL);
  114. /* Instant assert of RESETOUT_N with pulse length 1mS */
  115. __raw_writel(13000, io_p2v(LPC32XX_WDTIM_BASE + 0x18));
  116. __raw_writel(0x70, io_p2v(LPC32XX_WDTIM_BASE + 0xC));
  117. }
  118. /*
  119. * Detects and returns IRAM size for the device variation
  120. */
  121. #define LPC32XX_IRAM_BANK_SIZE SZ_128K
  122. static u32 iram_size;
  123. u32 lpc32xx_return_iram_size(void)
  124. {
  125. if (iram_size == 0) {
  126. u32 savedval1, savedval2;
  127. void __iomem *iramptr1, *iramptr2;
  128. iramptr1 = io_p2v(LPC32XX_IRAM_BASE);
  129. iramptr2 = io_p2v(LPC32XX_IRAM_BASE + LPC32XX_IRAM_BANK_SIZE);
  130. savedval1 = __raw_readl(iramptr1);
  131. savedval2 = __raw_readl(iramptr2);
  132. if (savedval1 == savedval2) {
  133. __raw_writel(savedval2 + 1, iramptr2);
  134. if (__raw_readl(iramptr1) == savedval2 + 1)
  135. iram_size = LPC32XX_IRAM_BANK_SIZE;
  136. else
  137. iram_size = LPC32XX_IRAM_BANK_SIZE * 2;
  138. __raw_writel(savedval2, iramptr2);
  139. } else
  140. iram_size = LPC32XX_IRAM_BANK_SIZE * 2;
  141. }
  142. return iram_size;
  143. }
  144. /*
  145. * Computes PLL rate from PLL register and input clock
  146. */
  147. u32 clk_check_pll_setup(u32 ifreq, struct clk_pll_setup *pllsetup)
  148. {
  149. u32 ilfreq, p, m, n, fcco, fref, cfreq;
  150. int mode;
  151. /*
  152. * PLL requirements
  153. * ifreq must be >= 1MHz and <= 20MHz
  154. * FCCO must be >= 156MHz and <= 320MHz
  155. * FREF must be >= 1MHz and <= 27MHz
  156. * Assume the passed input data is not valid
  157. */
  158. ilfreq = ifreq;
  159. m = pllsetup->pll_m;
  160. n = pllsetup->pll_n;
  161. p = pllsetup->pll_p;
  162. mode = (pllsetup->cco_bypass_b15 << 2) |
  163. (pllsetup->direct_output_b14 << 1) |
  164. pllsetup->fdbk_div_ctrl_b13;
  165. switch (mode) {
  166. case 0x0: /* Non-integer mode */
  167. cfreq = (m * ilfreq) / (2 * p * n);
  168. fcco = (m * ilfreq) / n;
  169. fref = ilfreq / n;
  170. break;
  171. case 0x1: /* integer mode */
  172. cfreq = (m * ilfreq) / n;
  173. fcco = (m * ilfreq) / (n * 2 * p);
  174. fref = ilfreq / n;
  175. break;
  176. case 0x2:
  177. case 0x3: /* Direct mode */
  178. cfreq = (m * ilfreq) / n;
  179. fcco = cfreq;
  180. fref = ilfreq / n;
  181. break;
  182. case 0x4:
  183. case 0x5: /* Bypass mode */
  184. cfreq = ilfreq / (2 * p);
  185. fcco = 156000000;
  186. fref = 1000000;
  187. break;
  188. case 0x6:
  189. case 0x7: /* Direct bypass mode */
  190. default:
  191. cfreq = ilfreq;
  192. fcco = 156000000;
  193. fref = 1000000;
  194. break;
  195. }
  196. if (fcco < 156000000 || fcco > 320000000)
  197. cfreq = 0;
  198. if (fref < 1000000 || fref > 27000000)
  199. cfreq = 0;
  200. return (u32) cfreq;
  201. }
  202. u32 clk_get_pclk_div(void)
  203. {
  204. return 1 + ((__raw_readl(LPC32XX_CLKPWR_HCLK_DIV) >> 2) & 0x1F);
  205. }
  206. static struct map_desc lpc32xx_io_desc[] __initdata = {
  207. {
  208. .virtual = IO_ADDRESS(LPC32XX_AHB0_START),
  209. .pfn = __phys_to_pfn(LPC32XX_AHB0_START),
  210. .length = LPC32XX_AHB0_SIZE,
  211. .type = MT_DEVICE
  212. },
  213. {
  214. .virtual = IO_ADDRESS(LPC32XX_AHB1_START),
  215. .pfn = __phys_to_pfn(LPC32XX_AHB1_START),
  216. .length = LPC32XX_AHB1_SIZE,
  217. .type = MT_DEVICE
  218. },
  219. {
  220. .virtual = IO_ADDRESS(LPC32XX_FABAPB_START),
  221. .pfn = __phys_to_pfn(LPC32XX_FABAPB_START),
  222. .length = LPC32XX_FABAPB_SIZE,
  223. .type = MT_DEVICE
  224. },
  225. {
  226. .virtual = IO_ADDRESS(LPC32XX_IRAM_BASE),
  227. .pfn = __phys_to_pfn(LPC32XX_IRAM_BASE),
  228. .length = (LPC32XX_IRAM_BANK_SIZE * 2),
  229. .type = MT_DEVICE
  230. },
  231. };
  232. void __init lpc32xx_map_io(void)
  233. {
  234. iotable_init(lpc32xx_io_desc, ARRAY_SIZE(lpc32xx_io_desc));
  235. }