clock.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /*
  2. * arch/arm/mach-lpc32xx/clock.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. /*
  19. * LPC32xx clock management driver overview
  20. *
  21. * The LPC32XX contains a number of high level system clocks that can be
  22. * generated from different sources. These system clocks are used to
  23. * generate the CPU and bus rates and the individual peripheral clocks in
  24. * the system. When Linux is started by the boot loader, the system
  25. * clocks are already running. Stopping a system clock during normal
  26. * Linux operation should never be attempted, as peripherals that require
  27. * those clocks will quit working (ie, DRAM).
  28. *
  29. * The LPC32xx high level clock tree looks as follows. Clocks marked with
  30. * an asterisk are always on and cannot be disabled. Clocks marked with
  31. * an ampersand can only be disabled in CPU suspend mode. Clocks marked
  32. * with a caret are always on if it is the selected clock for the SYSCLK
  33. * source. The clock that isn't used for SYSCLK can be enabled and
  34. * disabled normally.
  35. * 32KHz oscillator*
  36. * / | \
  37. * RTC* PLL397^ TOUCH
  38. * /
  39. * Main oscillator^ /
  40. * | \ /
  41. * | SYSCLK&
  42. * | \
  43. * | \
  44. * USB_PLL HCLK_PLL&
  45. * | | |
  46. * USB host/device PCLK& |
  47. * | |
  48. * Peripherals
  49. *
  50. * The CPU and chip bus rates are derived from the HCLK PLL, which can
  51. * generate various clock rates up to 266MHz and beyond. The internal bus
  52. * rates (PCLK and HCLK) are generated from dividers based on the HCLK
  53. * PLL rate. HCLK can be a ratio of 1:1, 1:2, or 1:4 or HCLK PLL rate,
  54. * while PCLK can be 1:1 to 1:32 of HCLK PLL rate. Most peripherals high
  55. * level clocks are based on either HCLK or PCLK, but have their own
  56. * dividers as part of the IP itself. Because of this, the system clock
  57. * rates should not be changed.
  58. *
  59. * The HCLK PLL is clocked from SYSCLK, which can be derived from the
  60. * main oscillator or PLL397. PLL397 generates a rate that is 397 times
  61. * the 32KHz oscillator rate. The main oscillator runs at the selected
  62. * oscillator/crystal rate on the mosc_in pin of the LPC32xx. This rate
  63. * is normally 13MHz, but depends on the selection of external crystals
  64. * or oscillators. If USB operation is required, the main oscillator must
  65. * be used in the system.
  66. *
  67. * Switching SYSCLK between sources during normal Linux operation is not
  68. * supported. SYSCLK is preset in the bootloader. Because of the
  69. * complexities of clock management during clock frequency changes,
  70. * there are some limitations to the clock driver explained below:
  71. * - The PLL397 and main oscillator can be enabled and disabled by the
  72. * clk_enable() and clk_disable() functions unless SYSCLK is based
  73. * on that clock. This allows the other oscillator that isn't driving
  74. * the HCLK PLL to be used as another system clock that can be routed
  75. * to an external pin.
  76. * - The muxed SYSCLK input and HCLK_PLL rate cannot be changed with
  77. * this driver.
  78. * - HCLK and PCLK rates cannot be changed as part of this driver.
  79. * - Most peripherals have their own dividers are part of the peripheral
  80. * block. Changing SYSCLK, HCLK PLL, HCLK, or PCLK sources or rates
  81. * will also impact the individual peripheral rates.
  82. */
  83. #include <linux/kernel.h>
  84. #include <linux/list.h>
  85. #include <linux/errno.h>
  86. #include <linux/device.h>
  87. #include <linux/err.h>
  88. #include <linux/clk.h>
  89. #include <linux/amba/bus.h>
  90. #include <linux/amba/clcd.h>
  91. #include <linux/clkdev.h>
  92. #include <mach/hardware.h>
  93. #include <mach/platform.h>
  94. #include "clock.h"
  95. #include "common.h"
  96. static struct clk clk_armpll;
  97. static struct clk clk_usbpll;
  98. static DEFINE_MUTEX(clkm_lock);
  99. /*
  100. * Post divider values for PLLs based on selected register value
  101. */
  102. static const u32 pll_postdivs[4] = {1, 2, 4, 8};
  103. static unsigned long local_return_parent_rate(struct clk *clk)
  104. {
  105. /*
  106. * If a clock has a rate of 0, then it inherits it's parent
  107. * clock rate
  108. */
  109. while (clk->rate == 0)
  110. clk = clk->parent;
  111. return clk->rate;
  112. }
  113. /* 32KHz clock has a fixed rate and is not stoppable */
  114. static struct clk osc_32KHz = {
  115. .rate = LPC32XX_CLOCK_OSC_FREQ,
  116. .get_rate = local_return_parent_rate,
  117. };
  118. static int local_pll397_enable(struct clk *clk, int enable)
  119. {
  120. u32 reg;
  121. unsigned long timeout = 1 + msecs_to_jiffies(10);
  122. reg = __raw_readl(LPC32XX_CLKPWR_PLL397_CTRL);
  123. if (enable == 0) {
  124. reg |= LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS;
  125. __raw_writel(reg, LPC32XX_CLKPWR_PLL397_CTRL);
  126. } else {
  127. /* Enable PLL397 */
  128. reg &= ~LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS;
  129. __raw_writel(reg, LPC32XX_CLKPWR_PLL397_CTRL);
  130. /* Wait for PLL397 lock */
  131. while (((__raw_readl(LPC32XX_CLKPWR_PLL397_CTRL) &
  132. LPC32XX_CLKPWR_SYSCTRL_PLL397_STS) == 0) &&
  133. (timeout > jiffies))
  134. cpu_relax();
  135. if ((__raw_readl(LPC32XX_CLKPWR_PLL397_CTRL) &
  136. LPC32XX_CLKPWR_SYSCTRL_PLL397_STS) == 0)
  137. return -ENODEV;
  138. }
  139. return 0;
  140. }
  141. static int local_oscmain_enable(struct clk *clk, int enable)
  142. {
  143. u32 reg;
  144. unsigned long timeout = 1 + msecs_to_jiffies(10);
  145. reg = __raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL);
  146. if (enable == 0) {
  147. reg |= LPC32XX_CLKPWR_MOSC_DISABLE;
  148. __raw_writel(reg, LPC32XX_CLKPWR_MAIN_OSC_CTRL);
  149. } else {
  150. /* Enable main oscillator */
  151. reg &= ~LPC32XX_CLKPWR_MOSC_DISABLE;
  152. __raw_writel(reg, LPC32XX_CLKPWR_MAIN_OSC_CTRL);
  153. /* Wait for main oscillator to start */
  154. while (((__raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL) &
  155. LPC32XX_CLKPWR_MOSC_DISABLE) != 0) &&
  156. (timeout > jiffies))
  157. cpu_relax();
  158. if ((__raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL) &
  159. LPC32XX_CLKPWR_MOSC_DISABLE) != 0)
  160. return -ENODEV;
  161. }
  162. return 0;
  163. }
  164. static struct clk osc_pll397 = {
  165. .parent = &osc_32KHz,
  166. .enable = local_pll397_enable,
  167. .rate = LPC32XX_CLOCK_OSC_FREQ * 397,
  168. .get_rate = local_return_parent_rate,
  169. };
  170. static struct clk osc_main = {
  171. .enable = local_oscmain_enable,
  172. .rate = LPC32XX_MAIN_OSC_FREQ,
  173. .get_rate = local_return_parent_rate,
  174. };
  175. static struct clk clk_sys;
  176. /*
  177. * Convert a PLL register value to a PLL output frequency
  178. */
  179. u32 clk_get_pllrate_from_reg(u32 inputclk, u32 regval)
  180. {
  181. struct clk_pll_setup pllcfg;
  182. pllcfg.cco_bypass_b15 = 0;
  183. pllcfg.direct_output_b14 = 0;
  184. pllcfg.fdbk_div_ctrl_b13 = 0;
  185. if ((regval & LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS) != 0)
  186. pllcfg.cco_bypass_b15 = 1;
  187. if ((regval & LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS) != 0)
  188. pllcfg.direct_output_b14 = 1;
  189. if ((regval & LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK) != 0)
  190. pllcfg.fdbk_div_ctrl_b13 = 1;
  191. pllcfg.pll_m = 1 + ((regval >> 1) & 0xFF);
  192. pllcfg.pll_n = 1 + ((regval >> 9) & 0x3);
  193. pllcfg.pll_p = pll_postdivs[((regval >> 11) & 0x3)];
  194. return clk_check_pll_setup(inputclk, &pllcfg);
  195. }
  196. /*
  197. * Setup the HCLK PLL with a PLL structure
  198. */
  199. static u32 local_clk_pll_setup(struct clk_pll_setup *PllSetup)
  200. {
  201. u32 tv, tmp = 0;
  202. if (PllSetup->analog_on != 0)
  203. tmp |= LPC32XX_CLKPWR_HCLKPLL_POWER_UP;
  204. if (PllSetup->cco_bypass_b15 != 0)
  205. tmp |= LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS;
  206. if (PllSetup->direct_output_b14 != 0)
  207. tmp |= LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS;
  208. if (PllSetup->fdbk_div_ctrl_b13 != 0)
  209. tmp |= LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK;
  210. tv = ffs(PllSetup->pll_p) - 1;
  211. if ((!is_power_of_2(PllSetup->pll_p)) || (tv > 3))
  212. return 0;
  213. tmp |= LPC32XX_CLKPWR_HCLKPLL_POSTDIV_2POW(tv);
  214. tmp |= LPC32XX_CLKPWR_HCLKPLL_PREDIV_PLUS1(PllSetup->pll_n - 1);
  215. tmp |= LPC32XX_CLKPWR_HCLKPLL_PLLM(PllSetup->pll_m - 1);
  216. return tmp;
  217. }
  218. /*
  219. * Update the ARM core PLL frequency rate variable from the actual PLL setting
  220. */
  221. static void local_update_armpll_rate(void)
  222. {
  223. u32 clkin, pllreg;
  224. clkin = clk_armpll.parent->rate;
  225. pllreg = __raw_readl(LPC32XX_CLKPWR_HCLKPLL_CTRL) & 0x1FFFF;
  226. clk_armpll.rate = clk_get_pllrate_from_reg(clkin, pllreg);
  227. }
  228. /*
  229. * Find a PLL configuration for the selected input frequency
  230. */
  231. static u32 local_clk_find_pll_cfg(u32 pllin_freq, u32 target_freq,
  232. struct clk_pll_setup *pllsetup)
  233. {
  234. u32 ifreq, freqtol, m, n, p, fclkout;
  235. /* Determine frequency tolerance limits */
  236. freqtol = target_freq / 250;
  237. ifreq = pllin_freq;
  238. /* Is direct bypass mode possible? */
  239. if (abs(pllin_freq - target_freq) <= freqtol) {
  240. pllsetup->analog_on = 0;
  241. pllsetup->cco_bypass_b15 = 1;
  242. pllsetup->direct_output_b14 = 1;
  243. pllsetup->fdbk_div_ctrl_b13 = 1;
  244. pllsetup->pll_p = pll_postdivs[0];
  245. pllsetup->pll_n = 1;
  246. pllsetup->pll_m = 1;
  247. return clk_check_pll_setup(ifreq, pllsetup);
  248. } else if (target_freq <= ifreq) {
  249. pllsetup->analog_on = 0;
  250. pllsetup->cco_bypass_b15 = 1;
  251. pllsetup->direct_output_b14 = 0;
  252. pllsetup->fdbk_div_ctrl_b13 = 1;
  253. pllsetup->pll_n = 1;
  254. pllsetup->pll_m = 1;
  255. for (p = 0; p <= 3; p++) {
  256. pllsetup->pll_p = pll_postdivs[p];
  257. fclkout = clk_check_pll_setup(ifreq, pllsetup);
  258. if (abs(target_freq - fclkout) <= freqtol)
  259. return fclkout;
  260. }
  261. }
  262. /* Is direct mode possible? */
  263. pllsetup->analog_on = 1;
  264. pllsetup->cco_bypass_b15 = 0;
  265. pllsetup->direct_output_b14 = 1;
  266. pllsetup->fdbk_div_ctrl_b13 = 0;
  267. pllsetup->pll_p = pll_postdivs[0];
  268. for (m = 1; m <= 256; m++) {
  269. for (n = 1; n <= 4; n++) {
  270. /* Compute output frequency for this value */
  271. pllsetup->pll_n = n;
  272. pllsetup->pll_m = m;
  273. fclkout = clk_check_pll_setup(ifreq,
  274. pllsetup);
  275. if (abs(target_freq - fclkout) <=
  276. freqtol)
  277. return fclkout;
  278. }
  279. }
  280. /* Is integer mode possible? */
  281. pllsetup->analog_on = 1;
  282. pllsetup->cco_bypass_b15 = 0;
  283. pllsetup->direct_output_b14 = 0;
  284. pllsetup->fdbk_div_ctrl_b13 = 1;
  285. for (m = 1; m <= 256; m++) {
  286. for (n = 1; n <= 4; n++) {
  287. for (p = 0; p < 4; p++) {
  288. /* Compute output frequency */
  289. pllsetup->pll_p = pll_postdivs[p];
  290. pllsetup->pll_n = n;
  291. pllsetup->pll_m = m;
  292. fclkout = clk_check_pll_setup(
  293. ifreq, pllsetup);
  294. if (abs(target_freq - fclkout) <= freqtol)
  295. return fclkout;
  296. }
  297. }
  298. }
  299. /* Try non-integer mode */
  300. pllsetup->analog_on = 1;
  301. pllsetup->cco_bypass_b15 = 0;
  302. pllsetup->direct_output_b14 = 0;
  303. pllsetup->fdbk_div_ctrl_b13 = 0;
  304. for (m = 1; m <= 256; m++) {
  305. for (n = 1; n <= 4; n++) {
  306. for (p = 0; p < 4; p++) {
  307. /* Compute output frequency */
  308. pllsetup->pll_p = pll_postdivs[p];
  309. pllsetup->pll_n = n;
  310. pllsetup->pll_m = m;
  311. fclkout = clk_check_pll_setup(
  312. ifreq, pllsetup);
  313. if (abs(target_freq - fclkout) <= freqtol)
  314. return fclkout;
  315. }
  316. }
  317. }
  318. return 0;
  319. }
  320. static struct clk clk_armpll = {
  321. .parent = &clk_sys,
  322. .get_rate = local_return_parent_rate,
  323. };
  324. /*
  325. * Setup the USB PLL with a PLL structure
  326. */
  327. static u32 local_clk_usbpll_setup(struct clk_pll_setup *pHCLKPllSetup)
  328. {
  329. u32 reg, tmp = local_clk_pll_setup(pHCLKPllSetup);
  330. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL) & ~0x1FFFF;
  331. reg |= tmp;
  332. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  333. return clk_check_pll_setup(clk_usbpll.parent->rate,
  334. pHCLKPllSetup);
  335. }
  336. static int local_usbpll_enable(struct clk *clk, int enable)
  337. {
  338. u32 reg;
  339. int ret = -ENODEV;
  340. unsigned long timeout = 1 + msecs_to_jiffies(10);
  341. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
  342. if (enable == 0) {
  343. reg &= ~(LPC32XX_CLKPWR_USBCTRL_CLK_EN1 |
  344. LPC32XX_CLKPWR_USBCTRL_CLK_EN2);
  345. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  346. } else if (reg & LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP) {
  347. reg |= LPC32XX_CLKPWR_USBCTRL_CLK_EN1;
  348. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  349. /* Wait for PLL lock */
  350. while ((timeout > jiffies) & (ret == -ENODEV)) {
  351. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
  352. if (reg & LPC32XX_CLKPWR_USBCTRL_PLL_STS)
  353. ret = 0;
  354. }
  355. if (ret == 0) {
  356. reg |= LPC32XX_CLKPWR_USBCTRL_CLK_EN2;
  357. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  358. }
  359. }
  360. return ret;
  361. }
  362. static unsigned long local_usbpll_round_rate(struct clk *clk,
  363. unsigned long rate)
  364. {
  365. u32 clkin, usbdiv;
  366. struct clk_pll_setup pllsetup;
  367. /*
  368. * Unlike other clocks, this clock has a KHz input rate, so bump
  369. * it up to work with the PLL function
  370. */
  371. rate = rate * 1000;
  372. clkin = clk->parent->rate;
  373. usbdiv = (__raw_readl(LPC32XX_CLKPWR_USBCLK_PDIV) &
  374. LPC32XX_CLKPWR_USBPDIV_PLL_MASK) + 1;
  375. clkin = clkin / usbdiv;
  376. /* Try to find a good rate setup */
  377. if (local_clk_find_pll_cfg(clkin, rate, &pllsetup) == 0)
  378. return 0;
  379. return clk_check_pll_setup(clkin, &pllsetup);
  380. }
  381. static int local_usbpll_set_rate(struct clk *clk, unsigned long rate)
  382. {
  383. u32 clkin, reg, usbdiv;
  384. struct clk_pll_setup pllsetup;
  385. /*
  386. * Unlike other clocks, this clock has a KHz input rate, so bump
  387. * it up to work with the PLL function
  388. */
  389. rate = rate * 1000;
  390. clkin = clk->get_rate(clk);
  391. usbdiv = (__raw_readl(LPC32XX_CLKPWR_USBCLK_PDIV) &
  392. LPC32XX_CLKPWR_USBPDIV_PLL_MASK) + 1;
  393. clkin = clkin / usbdiv;
  394. /* Try to find a good rate setup */
  395. if (local_clk_find_pll_cfg(clkin, rate, &pllsetup) == 0)
  396. return -EINVAL;
  397. local_usbpll_enable(clk, 0);
  398. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
  399. reg |= LPC32XX_CLKPWR_USBCTRL_CLK_EN1;
  400. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  401. pllsetup.analog_on = 1;
  402. local_clk_usbpll_setup(&pllsetup);
  403. clk->rate = clk_check_pll_setup(clkin, &pllsetup);
  404. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
  405. reg |= LPC32XX_CLKPWR_USBCTRL_CLK_EN2;
  406. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  407. return 0;
  408. }
  409. static struct clk clk_usbpll = {
  410. .parent = &osc_main,
  411. .set_rate = local_usbpll_set_rate,
  412. .enable = local_usbpll_enable,
  413. .rate = 48000, /* In KHz */
  414. .get_rate = local_return_parent_rate,
  415. .round_rate = local_usbpll_round_rate,
  416. };
  417. static u32 clk_get_hclk_div(void)
  418. {
  419. static const u32 hclkdivs[4] = {1, 2, 4, 4};
  420. return hclkdivs[LPC32XX_CLKPWR_HCLKDIV_DIV_2POW(
  421. __raw_readl(LPC32XX_CLKPWR_HCLK_DIV))];
  422. }
  423. static struct clk clk_hclk = {
  424. .parent = &clk_armpll,
  425. .get_rate = local_return_parent_rate,
  426. };
  427. static struct clk clk_pclk = {
  428. .parent = &clk_armpll,
  429. .get_rate = local_return_parent_rate,
  430. };
  431. static int local_onoff_enable(struct clk *clk, int enable)
  432. {
  433. u32 tmp;
  434. tmp = __raw_readl(clk->enable_reg);
  435. if (enable == 0)
  436. tmp &= ~clk->enable_mask;
  437. else
  438. tmp |= clk->enable_mask;
  439. __raw_writel(tmp, clk->enable_reg);
  440. return 0;
  441. }
  442. /* Peripheral clock sources */
  443. static struct clk clk_timer0 = {
  444. .parent = &clk_pclk,
  445. .enable = local_onoff_enable,
  446. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  447. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER0_EN,
  448. .get_rate = local_return_parent_rate,
  449. };
  450. static struct clk clk_timer1 = {
  451. .parent = &clk_pclk,
  452. .enable = local_onoff_enable,
  453. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  454. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER1_EN,
  455. .get_rate = local_return_parent_rate,
  456. };
  457. static struct clk clk_timer2 = {
  458. .parent = &clk_pclk,
  459. .enable = local_onoff_enable,
  460. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  461. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER2_EN,
  462. .get_rate = local_return_parent_rate,
  463. };
  464. static struct clk clk_timer3 = {
  465. .parent = &clk_pclk,
  466. .enable = local_onoff_enable,
  467. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  468. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER3_EN,
  469. .get_rate = local_return_parent_rate,
  470. };
  471. static struct clk clk_wdt = {
  472. .parent = &clk_pclk,
  473. .enable = local_onoff_enable,
  474. .enable_reg = LPC32XX_CLKPWR_TIMER_CLK_CTRL,
  475. .enable_mask = LPC32XX_CLKPWR_PWMCLK_WDOG_EN,
  476. .get_rate = local_return_parent_rate,
  477. };
  478. static struct clk clk_vfp9 = {
  479. .parent = &clk_pclk,
  480. .enable = local_onoff_enable,
  481. .enable_reg = LPC32XX_CLKPWR_DEBUG_CTRL,
  482. .enable_mask = LPC32XX_CLKPWR_VFP_CLOCK_ENABLE_BIT,
  483. .get_rate = local_return_parent_rate,
  484. };
  485. static struct clk clk_dma = {
  486. .parent = &clk_hclk,
  487. .enable = local_onoff_enable,
  488. .enable_reg = LPC32XX_CLKPWR_DMA_CLK_CTRL,
  489. .enable_mask = LPC32XX_CLKPWR_DMACLKCTRL_CLK_EN,
  490. .get_rate = local_return_parent_rate,
  491. };
  492. static struct clk clk_uart3 = {
  493. .parent = &clk_pclk,
  494. .enable = local_onoff_enable,
  495. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  496. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART3_EN,
  497. .get_rate = local_return_parent_rate,
  498. };
  499. static struct clk clk_uart4 = {
  500. .parent = &clk_pclk,
  501. .enable = local_onoff_enable,
  502. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  503. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART4_EN,
  504. .get_rate = local_return_parent_rate,
  505. };
  506. static struct clk clk_uart5 = {
  507. .parent = &clk_pclk,
  508. .enable = local_onoff_enable,
  509. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  510. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART5_EN,
  511. .get_rate = local_return_parent_rate,
  512. };
  513. static struct clk clk_uart6 = {
  514. .parent = &clk_pclk,
  515. .enable = local_onoff_enable,
  516. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  517. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART6_EN,
  518. .get_rate = local_return_parent_rate,
  519. };
  520. static struct clk clk_i2c0 = {
  521. .parent = &clk_hclk,
  522. .enable = local_onoff_enable,
  523. .enable_reg = LPC32XX_CLKPWR_I2C_CLK_CTRL,
  524. .enable_mask = LPC32XX_CLKPWR_I2CCLK_I2C1CLK_EN,
  525. .get_rate = local_return_parent_rate,
  526. };
  527. static struct clk clk_i2c1 = {
  528. .parent = &clk_hclk,
  529. .enable = local_onoff_enable,
  530. .enable_reg = LPC32XX_CLKPWR_I2C_CLK_CTRL,
  531. .enable_mask = LPC32XX_CLKPWR_I2CCLK_I2C2CLK_EN,
  532. .get_rate = local_return_parent_rate,
  533. };
  534. static struct clk clk_i2c2 = {
  535. .parent = &clk_pclk,
  536. .enable = local_onoff_enable,
  537. .enable_reg = io_p2v(LPC32XX_USB_BASE + 0xFF4),
  538. .enable_mask = 0x4,
  539. .get_rate = local_return_parent_rate,
  540. };
  541. static struct clk clk_ssp0 = {
  542. .parent = &clk_hclk,
  543. .enable = local_onoff_enable,
  544. .enable_reg = LPC32XX_CLKPWR_SSP_CLK_CTRL,
  545. .enable_mask = LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN,
  546. .get_rate = local_return_parent_rate,
  547. };
  548. static struct clk clk_ssp1 = {
  549. .parent = &clk_hclk,
  550. .enable = local_onoff_enable,
  551. .enable_reg = LPC32XX_CLKPWR_SSP_CLK_CTRL,
  552. .enable_mask = LPC32XX_CLKPWR_SSPCTRL_SSPCLK1_EN,
  553. .get_rate = local_return_parent_rate,
  554. };
  555. static struct clk clk_kscan = {
  556. .parent = &osc_32KHz,
  557. .enable = local_onoff_enable,
  558. .enable_reg = LPC32XX_CLKPWR_KEY_CLK_CTRL,
  559. .enable_mask = LPC32XX_CLKPWR_KEYCLKCTRL_CLK_EN,
  560. .get_rate = local_return_parent_rate,
  561. };
  562. static struct clk clk_nand = {
  563. .parent = &clk_hclk,
  564. .enable = local_onoff_enable,
  565. .enable_reg = LPC32XX_CLKPWR_NAND_CLK_CTRL,
  566. .enable_mask = LPC32XX_CLKPWR_NANDCLK_SLCCLK_EN,
  567. .get_rate = local_return_parent_rate,
  568. };
  569. static struct clk clk_i2s0 = {
  570. .parent = &clk_hclk,
  571. .enable = local_onoff_enable,
  572. .enable_reg = LPC32XX_CLKPWR_I2S_CLK_CTRL,
  573. .enable_mask = LPC32XX_CLKPWR_I2SCTRL_I2SCLK0_EN,
  574. .get_rate = local_return_parent_rate,
  575. };
  576. static struct clk clk_i2s1 = {
  577. .parent = &clk_hclk,
  578. .enable = local_onoff_enable,
  579. .enable_reg = LPC32XX_CLKPWR_I2S_CLK_CTRL,
  580. .enable_mask = LPC32XX_CLKPWR_I2SCTRL_I2SCLK1_EN,
  581. .get_rate = local_return_parent_rate,
  582. };
  583. static struct clk clk_net = {
  584. .parent = &clk_hclk,
  585. .enable = local_onoff_enable,
  586. .enable_reg = LPC32XX_CLKPWR_MACCLK_CTRL,
  587. .enable_mask = (LPC32XX_CLKPWR_MACCTRL_DMACLK_EN |
  588. LPC32XX_CLKPWR_MACCTRL_MMIOCLK_EN |
  589. LPC32XX_CLKPWR_MACCTRL_HRCCLK_EN),
  590. .get_rate = local_return_parent_rate,
  591. };
  592. static struct clk clk_rtc = {
  593. .parent = &osc_32KHz,
  594. .rate = 1, /* 1 Hz */
  595. .get_rate = local_return_parent_rate,
  596. };
  597. static struct clk clk_usbd = {
  598. .parent = &clk_usbpll,
  599. .enable = local_onoff_enable,
  600. .enable_reg = LPC32XX_CLKPWR_USB_CTRL,
  601. .enable_mask = LPC32XX_CLKPWR_USBCTRL_HCLK_EN,
  602. .get_rate = local_return_parent_rate,
  603. };
  604. static int tsc_onoff_enable(struct clk *clk, int enable)
  605. {
  606. u32 tmp;
  607. /* Make sure 32KHz clock is the selected clock */
  608. tmp = __raw_readl(LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
  609. tmp &= ~LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL;
  610. __raw_writel(tmp, LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
  611. if (enable == 0)
  612. __raw_writel(0, clk->enable_reg);
  613. else
  614. __raw_writel(clk->enable_mask, clk->enable_reg);
  615. return 0;
  616. }
  617. static struct clk clk_tsc = {
  618. .parent = &osc_32KHz,
  619. .enable = tsc_onoff_enable,
  620. .enable_reg = LPC32XX_CLKPWR_ADC_CLK_CTRL,
  621. .enable_mask = LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN,
  622. .get_rate = local_return_parent_rate,
  623. };
  624. static int mmc_onoff_enable(struct clk *clk, int enable)
  625. {
  626. u32 tmp;
  627. tmp = __raw_readl(LPC32XX_CLKPWR_MS_CTRL) &
  628. ~LPC32XX_CLKPWR_MSCARD_SDCARD_EN;
  629. /* If rate is 0, disable clock */
  630. if (enable != 0)
  631. tmp |= LPC32XX_CLKPWR_MSCARD_SDCARD_EN;
  632. __raw_writel(tmp, LPC32XX_CLKPWR_MS_CTRL);
  633. return 0;
  634. }
  635. static unsigned long mmc_get_rate(struct clk *clk)
  636. {
  637. u32 div, rate, oldclk;
  638. /* The MMC clock must be on when accessing an MMC register */
  639. oldclk = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
  640. __raw_writel(oldclk | LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
  641. LPC32XX_CLKPWR_MS_CTRL);
  642. div = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
  643. __raw_writel(oldclk, LPC32XX_CLKPWR_MS_CTRL);
  644. /* Get the parent clock rate */
  645. rate = clk->parent->get_rate(clk->parent);
  646. /* Get the MMC controller clock divider value */
  647. div = div & LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(0xf);
  648. if (!div)
  649. div = 1;
  650. return rate / div;
  651. }
  652. static unsigned long mmc_round_rate(struct clk *clk, unsigned long rate)
  653. {
  654. unsigned long div, prate;
  655. /* Get the parent clock rate */
  656. prate = clk->parent->get_rate(clk->parent);
  657. if (rate >= prate)
  658. return prate;
  659. div = prate / rate;
  660. if (div > 0xf)
  661. div = 0xf;
  662. return prate / div;
  663. }
  664. static int mmc_set_rate(struct clk *clk, unsigned long rate)
  665. {
  666. u32 oldclk, tmp;
  667. unsigned long prate, div, crate = mmc_round_rate(clk, rate);
  668. prate = clk->parent->get_rate(clk->parent);
  669. div = prate / crate;
  670. /* The MMC clock must be on when accessing an MMC register */
  671. oldclk = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
  672. __raw_writel(oldclk | LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
  673. LPC32XX_CLKPWR_MS_CTRL);
  674. tmp = __raw_readl(LPC32XX_CLKPWR_MS_CTRL) &
  675. ~LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(0xf);
  676. tmp |= LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(div);
  677. __raw_writel(tmp, LPC32XX_CLKPWR_MS_CTRL);
  678. __raw_writel(oldclk, LPC32XX_CLKPWR_MS_CTRL);
  679. return 0;
  680. }
  681. static struct clk clk_mmc = {
  682. .parent = &clk_armpll,
  683. .set_rate = mmc_set_rate,
  684. .get_rate = mmc_get_rate,
  685. .round_rate = mmc_round_rate,
  686. .enable = mmc_onoff_enable,
  687. .enable_reg = LPC32XX_CLKPWR_MS_CTRL,
  688. .enable_mask = LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
  689. };
  690. static unsigned long clcd_get_rate(struct clk *clk)
  691. {
  692. u32 tmp, div, rate, oldclk;
  693. /* The LCD clock must be on when accessing an LCD register */
  694. oldclk = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL);
  695. __raw_writel(oldclk | LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
  696. LPC32XX_CLKPWR_LCDCLK_CTRL);
  697. tmp = __raw_readl(io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2));
  698. __raw_writel(oldclk, LPC32XX_CLKPWR_LCDCLK_CTRL);
  699. rate = clk->parent->get_rate(clk->parent);
  700. /* Only supports internal clocking */
  701. if (tmp & TIM2_BCD)
  702. return rate;
  703. div = (tmp & 0x1F) | ((tmp & 0xF8) >> 22);
  704. tmp = rate / (2 + div);
  705. return tmp;
  706. }
  707. static int clcd_set_rate(struct clk *clk, unsigned long rate)
  708. {
  709. u32 tmp, prate, div, oldclk;
  710. /* The LCD clock must be on when accessing an LCD register */
  711. oldclk = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL);
  712. __raw_writel(oldclk | LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
  713. LPC32XX_CLKPWR_LCDCLK_CTRL);
  714. tmp = __raw_readl(io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2)) | TIM2_BCD;
  715. prate = clk->parent->get_rate(clk->parent);
  716. if (rate < prate) {
  717. /* Find closest divider */
  718. div = prate / rate;
  719. if (div >= 2) {
  720. div -= 2;
  721. tmp &= ~TIM2_BCD;
  722. }
  723. tmp &= ~(0xF800001F);
  724. tmp |= (div & 0x1F);
  725. tmp |= (((div >> 5) & 0x1F) << 27);
  726. }
  727. __raw_writel(tmp, io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2));
  728. __raw_writel(oldclk, LPC32XX_CLKPWR_LCDCLK_CTRL);
  729. return 0;
  730. }
  731. static unsigned long clcd_round_rate(struct clk *clk, unsigned long rate)
  732. {
  733. u32 prate, div;
  734. prate = clk->parent->get_rate(clk->parent);
  735. if (rate >= prate)
  736. rate = prate;
  737. else {
  738. div = prate / rate;
  739. if (div > 0x3ff)
  740. div = 0x3ff;
  741. rate = prate / div;
  742. }
  743. return rate;
  744. }
  745. static struct clk clk_lcd = {
  746. .parent = &clk_hclk,
  747. .set_rate = clcd_set_rate,
  748. .get_rate = clcd_get_rate,
  749. .round_rate = clcd_round_rate,
  750. .enable = local_onoff_enable,
  751. .enable_reg = LPC32XX_CLKPWR_LCDCLK_CTRL,
  752. .enable_mask = LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
  753. };
  754. static inline void clk_lock(void)
  755. {
  756. mutex_lock(&clkm_lock);
  757. }
  758. static inline void clk_unlock(void)
  759. {
  760. mutex_unlock(&clkm_lock);
  761. }
  762. static void local_clk_disable(struct clk *clk)
  763. {
  764. WARN_ON(clk->usecount == 0);
  765. /* Don't attempt to disable clock if it has no users */
  766. if (clk->usecount > 0) {
  767. clk->usecount--;
  768. /* Only disable clock when it has no more users */
  769. if ((clk->usecount == 0) && (clk->enable))
  770. clk->enable(clk, 0);
  771. /* Check parent clocks, they may need to be disabled too */
  772. if (clk->parent)
  773. local_clk_disable(clk->parent);
  774. }
  775. }
  776. static int local_clk_enable(struct clk *clk)
  777. {
  778. int ret = 0;
  779. /* Enable parent clocks first and update use counts */
  780. if (clk->parent)
  781. ret = local_clk_enable(clk->parent);
  782. if (!ret) {
  783. /* Only enable clock if it's currently disabled */
  784. if ((clk->usecount == 0) && (clk->enable))
  785. ret = clk->enable(clk, 1);
  786. if (!ret)
  787. clk->usecount++;
  788. else if (clk->parent)
  789. local_clk_disable(clk->parent);
  790. }
  791. return ret;
  792. }
  793. /*
  794. * clk_enable - inform the system when the clock source should be running.
  795. */
  796. int clk_enable(struct clk *clk)
  797. {
  798. int ret;
  799. clk_lock();
  800. ret = local_clk_enable(clk);
  801. clk_unlock();
  802. return ret;
  803. }
  804. EXPORT_SYMBOL(clk_enable);
  805. /*
  806. * clk_disable - inform the system when the clock source is no longer required
  807. */
  808. void clk_disable(struct clk *clk)
  809. {
  810. clk_lock();
  811. local_clk_disable(clk);
  812. clk_unlock();
  813. }
  814. EXPORT_SYMBOL(clk_disable);
  815. /*
  816. * clk_get_rate - obtain the current clock rate (in Hz) for a clock source
  817. */
  818. unsigned long clk_get_rate(struct clk *clk)
  819. {
  820. unsigned long rate;
  821. clk_lock();
  822. rate = clk->get_rate(clk);
  823. clk_unlock();
  824. return rate;
  825. }
  826. EXPORT_SYMBOL(clk_get_rate);
  827. /*
  828. * clk_set_rate - set the clock rate for a clock source
  829. */
  830. int clk_set_rate(struct clk *clk, unsigned long rate)
  831. {
  832. int ret = -EINVAL;
  833. /*
  834. * Most system clocks can only be enabled or disabled, with
  835. * the actual rate set as part of the peripheral dividers
  836. * instead of high level clock control
  837. */
  838. if (clk->set_rate) {
  839. clk_lock();
  840. ret = clk->set_rate(clk, rate);
  841. clk_unlock();
  842. }
  843. return ret;
  844. }
  845. EXPORT_SYMBOL(clk_set_rate);
  846. /*
  847. * clk_round_rate - adjust a rate to the exact rate a clock can provide
  848. */
  849. long clk_round_rate(struct clk *clk, unsigned long rate)
  850. {
  851. clk_lock();
  852. if (clk->round_rate)
  853. rate = clk->round_rate(clk, rate);
  854. else
  855. rate = clk->get_rate(clk);
  856. clk_unlock();
  857. return rate;
  858. }
  859. EXPORT_SYMBOL(clk_round_rate);
  860. /*
  861. * clk_set_parent - set the parent clock source for this clock
  862. */
  863. int clk_set_parent(struct clk *clk, struct clk *parent)
  864. {
  865. /* Clock re-parenting is not supported */
  866. return -EINVAL;
  867. }
  868. EXPORT_SYMBOL(clk_set_parent);
  869. /*
  870. * clk_get_parent - get the parent clock source for this clock
  871. */
  872. struct clk *clk_get_parent(struct clk *clk)
  873. {
  874. return clk->parent;
  875. }
  876. EXPORT_SYMBOL(clk_get_parent);
  877. #define _REGISTER_CLOCK(d, n, c) \
  878. { \
  879. .dev_id = (d), \
  880. .con_id = (n), \
  881. .clk = &(c), \
  882. },
  883. static struct clk_lookup lookups[] = {
  884. _REGISTER_CLOCK(NULL, "osc_32KHz", osc_32KHz)
  885. _REGISTER_CLOCK(NULL, "osc_pll397", osc_pll397)
  886. _REGISTER_CLOCK(NULL, "osc_main", osc_main)
  887. _REGISTER_CLOCK(NULL, "sys_ck", clk_sys)
  888. _REGISTER_CLOCK(NULL, "arm_pll_ck", clk_armpll)
  889. _REGISTER_CLOCK(NULL, "ck_pll5", clk_usbpll)
  890. _REGISTER_CLOCK(NULL, "hclk_ck", clk_hclk)
  891. _REGISTER_CLOCK(NULL, "pclk_ck", clk_pclk)
  892. _REGISTER_CLOCK(NULL, "timer0_ck", clk_timer0)
  893. _REGISTER_CLOCK(NULL, "timer1_ck", clk_timer1)
  894. _REGISTER_CLOCK(NULL, "timer2_ck", clk_timer2)
  895. _REGISTER_CLOCK(NULL, "timer3_ck", clk_timer3)
  896. _REGISTER_CLOCK(NULL, "vfp9_ck", clk_vfp9)
  897. _REGISTER_CLOCK(NULL, "clk_dmac", clk_dma)
  898. _REGISTER_CLOCK("pnx4008-watchdog", NULL, clk_wdt)
  899. _REGISTER_CLOCK(NULL, "uart3_ck", clk_uart3)
  900. _REGISTER_CLOCK(NULL, "uart4_ck", clk_uart4)
  901. _REGISTER_CLOCK(NULL, "uart5_ck", clk_uart5)
  902. _REGISTER_CLOCK(NULL, "uart6_ck", clk_uart6)
  903. _REGISTER_CLOCK("pnx-i2c.0", NULL, clk_i2c0)
  904. _REGISTER_CLOCK("pnx-i2c.1", NULL, clk_i2c1)
  905. _REGISTER_CLOCK("pnx-i2c.2", NULL, clk_i2c2)
  906. _REGISTER_CLOCK("dev:ssp0", NULL, clk_ssp0)
  907. _REGISTER_CLOCK("dev:ssp1", NULL, clk_ssp1)
  908. _REGISTER_CLOCK("lpc32xx_keys.0", NULL, clk_kscan)
  909. _REGISTER_CLOCK("lpc32xx-nand.0", "nand_ck", clk_nand)
  910. _REGISTER_CLOCK("tbd", "i2s0_ck", clk_i2s0)
  911. _REGISTER_CLOCK("tbd", "i2s1_ck", clk_i2s1)
  912. _REGISTER_CLOCK("lpc32xx-ts", NULL, clk_tsc)
  913. _REGISTER_CLOCK("dev:mmc0", "MCLK", clk_mmc)
  914. _REGISTER_CLOCK("lpc-net.0", NULL, clk_net)
  915. _REGISTER_CLOCK("dev:clcd", NULL, clk_lcd)
  916. _REGISTER_CLOCK("lpc32xx_udc", "ck_usbd", clk_usbd)
  917. _REGISTER_CLOCK("lpc32xx_rtc", NULL, clk_rtc)
  918. };
  919. static int __init clk_init(void)
  920. {
  921. int i;
  922. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  923. clkdev_add(&lookups[i]);
  924. /*
  925. * Setup muxed SYSCLK for HCLK PLL base -this selects the
  926. * parent clock used for the ARM PLL and is used to derive
  927. * the many system clock rates in the device.
  928. */
  929. if (clk_is_sysclk_mainosc() != 0)
  930. clk_sys.parent = &osc_main;
  931. else
  932. clk_sys.parent = &osc_pll397;
  933. clk_sys.rate = clk_sys.parent->rate;
  934. /* Compute the current ARM PLL and USB PLL frequencies */
  935. local_update_armpll_rate();
  936. /* Compute HCLK and PCLK bus rates */
  937. clk_hclk.rate = clk_hclk.parent->rate / clk_get_hclk_div();
  938. clk_pclk.rate = clk_pclk.parent->rate / clk_get_pclk_div();
  939. /*
  940. * Enable system clocks - this step is somewhat formal, as the
  941. * clocks are already running, but it does get the clock data
  942. * inline with the actual system state. Never disable these
  943. * clocks as they will only stop if the system is going to sleep.
  944. * In that case, the chip/system power management functions will
  945. * handle clock gating.
  946. */
  947. if (clk_enable(&clk_hclk) || clk_enable(&clk_pclk))
  948. printk(KERN_ERR "Error enabling system HCLK and PCLK\n");
  949. /*
  950. * Timers 0 and 1 were enabled and are being used by the high
  951. * resolution tick function prior to this driver being initialized.
  952. * Tag them now as used.
  953. */
  954. if (clk_enable(&clk_timer0) || clk_enable(&clk_timer1))
  955. printk(KERN_ERR "Error enabling timer tick clocks\n");
  956. return 0;
  957. }
  958. core_initcall(clk_init);