sleep.S 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. #include <linux/linkage.h>
  2. #include <linux/threads.h>
  3. #include <asm/asm-offsets.h>
  4. #include <asm/assembler.h>
  5. #include <asm/glue-cache.h>
  6. #include <asm/glue-proc.h>
  7. #include <asm/system.h>
  8. .text
  9. /*
  10. * Save CPU state for a suspend
  11. * r1 = v:p offset
  12. * r3 = virtual return function
  13. * Note: sp is decremented to allocate space for CPU state on stack
  14. * r0-r3,r9,r10,lr corrupted
  15. */
  16. ENTRY(cpu_suspend)
  17. mov r9, lr
  18. #ifdef MULTI_CPU
  19. ldr r10, =processor
  20. mov r2, sp @ current virtual SP
  21. ldr r0, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
  22. ldr ip, [r10, #CPU_DO_RESUME] @ virtual resume function
  23. sub sp, sp, r0 @ allocate CPU state on stack
  24. mov r0, sp @ save pointer
  25. add ip, ip, r1 @ convert resume fn to phys
  26. stmfd sp!, {r1, r2, r3, ip} @ save v:p, virt SP, retfn, phys resume fn
  27. ldr r3, =sleep_save_sp
  28. add r2, sp, r1 @ convert SP to phys
  29. #ifdef CONFIG_SMP
  30. ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
  31. ALT_UP(mov lr, #0)
  32. and lr, lr, #15
  33. str r2, [r3, lr, lsl #2] @ save phys SP
  34. #else
  35. str r2, [r3] @ save phys SP
  36. #endif
  37. mov lr, pc
  38. ldr pc, [r10, #CPU_DO_SUSPEND] @ save CPU state
  39. #else
  40. mov r2, sp @ current virtual SP
  41. ldr r0, =cpu_suspend_size
  42. sub sp, sp, r0 @ allocate CPU state on stack
  43. mov r0, sp @ save pointer
  44. stmfd sp!, {r1, r2, r3} @ save v:p, virt SP, return fn
  45. ldr r3, =sleep_save_sp
  46. add r2, sp, r1 @ convert SP to phys
  47. #ifdef CONFIG_SMP
  48. ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
  49. ALT_UP(mov lr, #0)
  50. and lr, lr, #15
  51. str r2, [r3, lr, lsl #2] @ save phys SP
  52. #else
  53. str r2, [r3] @ save phys SP
  54. #endif
  55. bl cpu_do_suspend
  56. #endif
  57. @ flush data cache
  58. #ifdef MULTI_CACHE
  59. ldr r10, =cpu_cache
  60. mov lr, r9
  61. ldr pc, [r10, #CACHE_FLUSH_KERN_ALL]
  62. #else
  63. mov lr, r9
  64. b __cpuc_flush_kern_all
  65. #endif
  66. ENDPROC(cpu_suspend)
  67. .ltorg
  68. /*
  69. * r0 = control register value
  70. * r1 = v:p offset (preserved by cpu_do_resume)
  71. * r2 = phys page table base
  72. * r3 = L1 section flags
  73. */
  74. ENTRY(cpu_resume_mmu)
  75. adr r4, cpu_resume_turn_mmu_on
  76. mov r4, r4, lsr #20
  77. orr r3, r3, r4, lsl #20
  78. ldr r5, [r2, r4, lsl #2] @ save old mapping
  79. str r3, [r2, r4, lsl #2] @ setup 1:1 mapping for mmu code
  80. sub r2, r2, r1
  81. ldr r3, =cpu_resume_after_mmu
  82. bic r1, r0, #CR_C @ ensure D-cache is disabled
  83. b cpu_resume_turn_mmu_on
  84. ENDPROC(cpu_resume_mmu)
  85. .ltorg
  86. .align 5
  87. cpu_resume_turn_mmu_on:
  88. mcr p15, 0, r1, c1, c0, 0 @ turn on MMU, I-cache, etc
  89. mrc p15, 0, r1, c0, c0, 0 @ read id reg
  90. mov r1, r1
  91. mov r1, r1
  92. mov pc, r3 @ jump to virtual address
  93. ENDPROC(cpu_resume_turn_mmu_on)
  94. cpu_resume_after_mmu:
  95. str r5, [r2, r4, lsl #2] @ restore old mapping
  96. mcr p15, 0, r0, c1, c0, 0 @ turn on D-cache
  97. mov pc, lr
  98. ENDPROC(cpu_resume_after_mmu)
  99. /*
  100. * Note: Yes, part of the following code is located into the .data section.
  101. * This is to allow sleep_save_sp to be accessed with a relative load
  102. * while we can't rely on any MMU translation. We could have put
  103. * sleep_save_sp in the .text section as well, but some setups might
  104. * insist on it to be truly read-only.
  105. */
  106. .data
  107. .align
  108. ENTRY(cpu_resume)
  109. #ifdef CONFIG_SMP
  110. adr r0, sleep_save_sp
  111. ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
  112. ALT_UP(mov r1, #0)
  113. and r1, r1, #15
  114. ldr r0, [r0, r1, lsl #2] @ stack phys addr
  115. #else
  116. ldr r0, sleep_save_sp @ stack phys addr
  117. #endif
  118. setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
  119. #ifdef MULTI_CPU
  120. @ load v:p, stack, return fn, resume fn
  121. ARM( ldmia r0!, {r1, sp, lr, pc} )
  122. THUMB( ldmia r0!, {r1, r2, r3, r4} )
  123. THUMB( mov sp, r2 )
  124. THUMB( mov lr, r3 )
  125. THUMB( bx r4 )
  126. #else
  127. @ load v:p, stack, return fn
  128. ARM( ldmia r0!, {r1, sp, lr} )
  129. THUMB( ldmia r0!, {r1, r2, lr} )
  130. THUMB( mov sp, r2 )
  131. b cpu_do_resume
  132. #endif
  133. ENDPROC(cpu_resume)
  134. sleep_save_sp:
  135. .rept CONFIG_NR_CPUS
  136. .long 0 @ preserve stack phys ptr here
  137. .endr