vga.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * linux/include/video/vga.h -- standard VGA chipset interaction
  3. *
  4. * Copyright 1999 Jeff Garzik <jgarzik@pobox.com>
  5. *
  6. * Copyright history from vga16fb.c:
  7. * Copyright 1999 Ben Pfaff and Petr Vandrovec
  8. * Based on VGA info at http://www.osdever.net/FreeVGA/home.htm
  9. * Based on VESA framebuffer (c) 1998 Gerd Knorr
  10. *
  11. * This file is subject to the terms and conditions of the GNU General
  12. * Public License. See the file COPYING in the main directory of this
  13. * archive for more details.
  14. *
  15. */
  16. #ifndef __linux_video_vga_h__
  17. #define __linux_video_vga_h__
  18. #include <linux/types.h>
  19. #include <asm/io.h>
  20. #ifndef CONFIG_AMIGA
  21. #include <asm/vga.h>
  22. #else
  23. /*
  24. * FIXME
  25. * Ugh, we don't have PCI space, so map readb() and friends to use Zorro space
  26. * for MMIO accesses. This should make cirrusfb work again on Amiga
  27. */
  28. #undef inb_p
  29. #undef inw_p
  30. #undef outb_p
  31. #undef outw
  32. #undef readb
  33. #undef writeb
  34. #undef writew
  35. #define inb_p(port) 0
  36. #define inw_p(port) 0
  37. #define outb_p(port, val) do { } while (0)
  38. #define outw(port, val) do { } while (0)
  39. #define readb z_readb
  40. #define writeb z_writeb
  41. #define writew z_writew
  42. #endif
  43. #include <asm/byteorder.h>
  44. /* Some of the code below is taken from SVGAlib. The original,
  45. unmodified copyright notice for that code is below. */
  46. /* VGAlib version 1.2 - (c) 1993 Tommy Frandsen */
  47. /* */
  48. /* This library is free software; you can redistribute it and/or */
  49. /* modify it without any restrictions. This library is distributed */
  50. /* in the hope that it will be useful, but without any warranty. */
  51. /* Multi-chipset support Copyright 1993 Harm Hanemaayer */
  52. /* partially copyrighted (C) 1993 by Hartmut Schirmer */
  53. /* VGA data register ports */
  54. #define VGA_CRT_DC 0x3D5 /* CRT Controller Data Register - color emulation */
  55. #define VGA_CRT_DM 0x3B5 /* CRT Controller Data Register - mono emulation */
  56. #define VGA_ATT_R 0x3C1 /* Attribute Controller Data Read Register */
  57. #define VGA_ATT_W 0x3C0 /* Attribute Controller Data Write Register */
  58. #define VGA_GFX_D 0x3CF /* Graphics Controller Data Register */
  59. #define VGA_SEQ_D 0x3C5 /* Sequencer Data Register */
  60. #define VGA_MIS_R 0x3CC /* Misc Output Read Register */
  61. #define VGA_MIS_W 0x3C2 /* Misc Output Write Register */
  62. #define VGA_FTC_R 0x3CA /* Feature Control Read Register */
  63. #define VGA_IS1_RC 0x3DA /* Input Status Register 1 - color emulation */
  64. #define VGA_IS1_RM 0x3BA /* Input Status Register 1 - mono emulation */
  65. #define VGA_PEL_D 0x3C9 /* PEL Data Register */
  66. #define VGA_PEL_MSK 0x3C6 /* PEL mask register */
  67. /* EGA-specific registers */
  68. #define EGA_GFX_E0 0x3CC /* Graphics enable processor 0 */
  69. #define EGA_GFX_E1 0x3CA /* Graphics enable processor 1 */
  70. /* VGA index register ports */
  71. #define VGA_CRT_IC 0x3D4 /* CRT Controller Index - color emulation */
  72. #define VGA_CRT_IM 0x3B4 /* CRT Controller Index - mono emulation */
  73. #define VGA_ATT_IW 0x3C0 /* Attribute Controller Index & Data Write Register */
  74. #define VGA_GFX_I 0x3CE /* Graphics Controller Index */
  75. #define VGA_SEQ_I 0x3C4 /* Sequencer Index */
  76. #define VGA_PEL_IW 0x3C8 /* PEL Write Index */
  77. #define VGA_PEL_IR 0x3C7 /* PEL Read Index */
  78. /* standard VGA indexes max counts */
  79. #define VGA_CRT_C 0x19 /* Number of CRT Controller Registers */
  80. #define VGA_ATT_C 0x15 /* Number of Attribute Controller Registers */
  81. #define VGA_GFX_C 0x09 /* Number of Graphics Controller Registers */
  82. #define VGA_SEQ_C 0x05 /* Number of Sequencer Registers */
  83. #define VGA_MIS_C 0x01 /* Number of Misc Output Register */
  84. /* VGA misc register bit masks */
  85. #define VGA_MIS_COLOR 0x01
  86. #define VGA_MIS_ENB_MEM_ACCESS 0x02
  87. #define VGA_MIS_DCLK_28322_720 0x04
  88. #define VGA_MIS_ENB_PLL_LOAD (0x04 | 0x08)
  89. #define VGA_MIS_SEL_HIGH_PAGE 0x20
  90. /* VGA CRT controller register indices */
  91. #define VGA_CRTC_H_TOTAL 0
  92. #define VGA_CRTC_H_DISP 1
  93. #define VGA_CRTC_H_BLANK_START 2
  94. #define VGA_CRTC_H_BLANK_END 3
  95. #define VGA_CRTC_H_SYNC_START 4
  96. #define VGA_CRTC_H_SYNC_END 5
  97. #define VGA_CRTC_V_TOTAL 6
  98. #define VGA_CRTC_OVERFLOW 7
  99. #define VGA_CRTC_PRESET_ROW 8
  100. #define VGA_CRTC_MAX_SCAN 9
  101. #define VGA_CRTC_CURSOR_START 0x0A
  102. #define VGA_CRTC_CURSOR_END 0x0B
  103. #define VGA_CRTC_START_HI 0x0C
  104. #define VGA_CRTC_START_LO 0x0D
  105. #define VGA_CRTC_CURSOR_HI 0x0E
  106. #define VGA_CRTC_CURSOR_LO 0x0F
  107. #define VGA_CRTC_V_SYNC_START 0x10
  108. #define VGA_CRTC_V_SYNC_END 0x11
  109. #define VGA_CRTC_V_DISP_END 0x12
  110. #define VGA_CRTC_OFFSET 0x13
  111. #define VGA_CRTC_UNDERLINE 0x14
  112. #define VGA_CRTC_V_BLANK_START 0x15
  113. #define VGA_CRTC_V_BLANK_END 0x16
  114. #define VGA_CRTC_MODE 0x17
  115. #define VGA_CRTC_LINE_COMPARE 0x18
  116. #define VGA_CRTC_REGS VGA_CRT_C
  117. /* VGA CRT controller bit masks */
  118. #define VGA_CR11_LOCK_CR0_CR7 0x80 /* lock writes to CR0 - CR7 */
  119. #define VGA_CR17_H_V_SIGNALS_ENABLED 0x80
  120. /* VGA attribute controller register indices */
  121. #define VGA_ATC_PALETTE0 0x00
  122. #define VGA_ATC_PALETTE1 0x01
  123. #define VGA_ATC_PALETTE2 0x02
  124. #define VGA_ATC_PALETTE3 0x03
  125. #define VGA_ATC_PALETTE4 0x04
  126. #define VGA_ATC_PALETTE5 0x05
  127. #define VGA_ATC_PALETTE6 0x06
  128. #define VGA_ATC_PALETTE7 0x07
  129. #define VGA_ATC_PALETTE8 0x08
  130. #define VGA_ATC_PALETTE9 0x09
  131. #define VGA_ATC_PALETTEA 0x0A
  132. #define VGA_ATC_PALETTEB 0x0B
  133. #define VGA_ATC_PALETTEC 0x0C
  134. #define VGA_ATC_PALETTED 0x0D
  135. #define VGA_ATC_PALETTEE 0x0E
  136. #define VGA_ATC_PALETTEF 0x0F
  137. #define VGA_ATC_MODE 0x10
  138. #define VGA_ATC_OVERSCAN 0x11
  139. #define VGA_ATC_PLANE_ENABLE 0x12
  140. #define VGA_ATC_PEL 0x13
  141. #define VGA_ATC_COLOR_PAGE 0x14
  142. #define VGA_AR_ENABLE_DISPLAY 0x20
  143. /* VGA sequencer register indices */
  144. #define VGA_SEQ_RESET 0x00
  145. #define VGA_SEQ_CLOCK_MODE 0x01
  146. #define VGA_SEQ_PLANE_WRITE 0x02
  147. #define VGA_SEQ_CHARACTER_MAP 0x03
  148. #define VGA_SEQ_MEMORY_MODE 0x04
  149. /* VGA sequencer register bit masks */
  150. #define VGA_SR01_CHAR_CLK_8DOTS 0x01 /* bit 0: character clocks 8 dots wide are generated */
  151. #define VGA_SR01_SCREEN_OFF 0x20 /* bit 5: Screen is off */
  152. #define VGA_SR02_ALL_PLANES 0x0F /* bits 3-0: enable access to all planes */
  153. #define VGA_SR04_EXT_MEM 0x02 /* bit 1: allows complete mem access to 256K */
  154. #define VGA_SR04_SEQ_MODE 0x04 /* bit 2: directs system to use a sequential addressing mode */
  155. #define VGA_SR04_CHN_4M 0x08 /* bit 3: selects modulo 4 addressing for CPU access to display memory */
  156. /* VGA graphics controller register indices */
  157. #define VGA_GFX_SR_VALUE 0x00
  158. #define VGA_GFX_SR_ENABLE 0x01
  159. #define VGA_GFX_COMPARE_VALUE 0x02
  160. #define VGA_GFX_DATA_ROTATE 0x03
  161. #define VGA_GFX_PLANE_READ 0x04
  162. #define VGA_GFX_MODE 0x05
  163. #define VGA_GFX_MISC 0x06
  164. #define VGA_GFX_COMPARE_MASK 0x07
  165. #define VGA_GFX_BIT_MASK 0x08
  166. /* VGA graphics controller bit masks */
  167. #define VGA_GR06_GRAPHICS_MODE 0x01
  168. /* macro for composing an 8-bit VGA register index and value
  169. * into a single 16-bit quantity */
  170. #define VGA_OUT16VAL(v, r) (((v) << 8) | (r))
  171. /* decide whether we should enable the faster 16-bit VGA register writes */
  172. #ifdef __LITTLE_ENDIAN
  173. #define VGA_OUTW_WRITE
  174. #endif
  175. /* VGA State Save and Restore */
  176. #define VGA_SAVE_FONT0 1 /* save/restore plane 2 fonts */
  177. #define VGA_SAVE_FONT1 2 /* save/restore plane 3 fonts */
  178. #define VGA_SAVE_TEXT 4 /* save/restore plane 0/1 fonts */
  179. #define VGA_SAVE_FONTS 7 /* save/restore all fonts */
  180. #define VGA_SAVE_MODE 8 /* save/restore video mode */
  181. #define VGA_SAVE_CMAP 16 /* save/restore color map/DAC */
  182. struct vgastate {
  183. void __iomem *vgabase; /* mmio base, if supported */
  184. unsigned long membase; /* VGA window base, 0 for default - 0xA000 */
  185. __u32 memsize; /* VGA window size, 0 for default 64K */
  186. __u32 flags; /* what state[s] to save (see VGA_SAVE_*) */
  187. __u32 depth; /* current fb depth, not important */
  188. __u32 num_attr; /* number of att registers, 0 for default */
  189. __u32 num_crtc; /* number of crt registers, 0 for default */
  190. __u32 num_gfx; /* number of gfx registers, 0 for default */
  191. __u32 num_seq; /* number of seq registers, 0 for default */
  192. void *vidstate;
  193. };
  194. extern int save_vga(struct vgastate *state);
  195. extern int restore_vga(struct vgastate *state);
  196. /*
  197. * generic VGA port read/write
  198. */
  199. static inline unsigned char vga_io_r (unsigned short port)
  200. {
  201. return inb_p(port);
  202. }
  203. static inline void vga_io_w (unsigned short port, unsigned char val)
  204. {
  205. outb_p(val, port);
  206. }
  207. static inline void vga_io_w_fast (unsigned short port, unsigned char reg,
  208. unsigned char val)
  209. {
  210. outw(VGA_OUT16VAL (val, reg), port);
  211. }
  212. static inline unsigned char vga_mm_r (void __iomem *regbase, unsigned short port)
  213. {
  214. return readb (regbase + port);
  215. }
  216. static inline void vga_mm_w (void __iomem *regbase, unsigned short port, unsigned char val)
  217. {
  218. writeb (val, regbase + port);
  219. }
  220. static inline void vga_mm_w_fast (void __iomem *regbase, unsigned short port,
  221. unsigned char reg, unsigned char val)
  222. {
  223. writew (VGA_OUT16VAL (val, reg), regbase + port);
  224. }
  225. static inline unsigned char vga_r (void __iomem *regbase, unsigned short port)
  226. {
  227. if (regbase)
  228. return vga_mm_r (regbase, port);
  229. else
  230. return vga_io_r (port);
  231. }
  232. static inline void vga_w (void __iomem *regbase, unsigned short port, unsigned char val)
  233. {
  234. if (regbase)
  235. vga_mm_w (regbase, port, val);
  236. else
  237. vga_io_w (port, val);
  238. }
  239. static inline void vga_w_fast (void __iomem *regbase, unsigned short port,
  240. unsigned char reg, unsigned char val)
  241. {
  242. if (regbase)
  243. vga_mm_w_fast (regbase, port, reg, val);
  244. else
  245. vga_io_w_fast (port, reg, val);
  246. }
  247. /*
  248. * VGA CRTC register read/write
  249. */
  250. static inline unsigned char vga_rcrt (void __iomem *regbase, unsigned char reg)
  251. {
  252. vga_w (regbase, VGA_CRT_IC, reg);
  253. return vga_r (regbase, VGA_CRT_DC);
  254. }
  255. static inline void vga_wcrt (void __iomem *regbase, unsigned char reg, unsigned char val)
  256. {
  257. #ifdef VGA_OUTW_WRITE
  258. vga_w_fast (regbase, VGA_CRT_IC, reg, val);
  259. #else
  260. vga_w (regbase, VGA_CRT_IC, reg);
  261. vga_w (regbase, VGA_CRT_DC, val);
  262. #endif /* VGA_OUTW_WRITE */
  263. }
  264. static inline unsigned char vga_io_rcrt (unsigned char reg)
  265. {
  266. vga_io_w (VGA_CRT_IC, reg);
  267. return vga_io_r (VGA_CRT_DC);
  268. }
  269. static inline void vga_io_wcrt (unsigned char reg, unsigned char val)
  270. {
  271. #ifdef VGA_OUTW_WRITE
  272. vga_io_w_fast (VGA_CRT_IC, reg, val);
  273. #else
  274. vga_io_w (VGA_CRT_IC, reg);
  275. vga_io_w (VGA_CRT_DC, val);
  276. #endif /* VGA_OUTW_WRITE */
  277. }
  278. static inline unsigned char vga_mm_rcrt (void __iomem *regbase, unsigned char reg)
  279. {
  280. vga_mm_w (regbase, VGA_CRT_IC, reg);
  281. return vga_mm_r (regbase, VGA_CRT_DC);
  282. }
  283. static inline void vga_mm_wcrt (void __iomem *regbase, unsigned char reg, unsigned char val)
  284. {
  285. #ifdef VGA_OUTW_WRITE
  286. vga_mm_w_fast (regbase, VGA_CRT_IC, reg, val);
  287. #else
  288. vga_mm_w (regbase, VGA_CRT_IC, reg);
  289. vga_mm_w (regbase, VGA_CRT_DC, val);
  290. #endif /* VGA_OUTW_WRITE */
  291. }
  292. /*
  293. * VGA sequencer register read/write
  294. */
  295. static inline unsigned char vga_rseq (void __iomem *regbase, unsigned char reg)
  296. {
  297. vga_w (regbase, VGA_SEQ_I, reg);
  298. return vga_r (regbase, VGA_SEQ_D);
  299. }
  300. static inline void vga_wseq (void __iomem *regbase, unsigned char reg, unsigned char val)
  301. {
  302. #ifdef VGA_OUTW_WRITE
  303. vga_w_fast (regbase, VGA_SEQ_I, reg, val);
  304. #else
  305. vga_w (regbase, VGA_SEQ_I, reg);
  306. vga_w (regbase, VGA_SEQ_D, val);
  307. #endif /* VGA_OUTW_WRITE */
  308. }
  309. static inline unsigned char vga_io_rseq (unsigned char reg)
  310. {
  311. vga_io_w (VGA_SEQ_I, reg);
  312. return vga_io_r (VGA_SEQ_D);
  313. }
  314. static inline void vga_io_wseq (unsigned char reg, unsigned char val)
  315. {
  316. #ifdef VGA_OUTW_WRITE
  317. vga_io_w_fast (VGA_SEQ_I, reg, val);
  318. #else
  319. vga_io_w (VGA_SEQ_I, reg);
  320. vga_io_w (VGA_SEQ_D, val);
  321. #endif /* VGA_OUTW_WRITE */
  322. }
  323. static inline unsigned char vga_mm_rseq (void __iomem *regbase, unsigned char reg)
  324. {
  325. vga_mm_w (regbase, VGA_SEQ_I, reg);
  326. return vga_mm_r (regbase, VGA_SEQ_D);
  327. }
  328. static inline void vga_mm_wseq (void __iomem *regbase, unsigned char reg, unsigned char val)
  329. {
  330. #ifdef VGA_OUTW_WRITE
  331. vga_mm_w_fast (regbase, VGA_SEQ_I, reg, val);
  332. #else
  333. vga_mm_w (regbase, VGA_SEQ_I, reg);
  334. vga_mm_w (regbase, VGA_SEQ_D, val);
  335. #endif /* VGA_OUTW_WRITE */
  336. }
  337. /*
  338. * VGA graphics controller register read/write
  339. */
  340. static inline unsigned char vga_rgfx (void __iomem *regbase, unsigned char reg)
  341. {
  342. vga_w (regbase, VGA_GFX_I, reg);
  343. return vga_r (regbase, VGA_GFX_D);
  344. }
  345. static inline void vga_wgfx (void __iomem *regbase, unsigned char reg, unsigned char val)
  346. {
  347. #ifdef VGA_OUTW_WRITE
  348. vga_w_fast (regbase, VGA_GFX_I, reg, val);
  349. #else
  350. vga_w (regbase, VGA_GFX_I, reg);
  351. vga_w (regbase, VGA_GFX_D, val);
  352. #endif /* VGA_OUTW_WRITE */
  353. }
  354. static inline unsigned char vga_io_rgfx (unsigned char reg)
  355. {
  356. vga_io_w (VGA_GFX_I, reg);
  357. return vga_io_r (VGA_GFX_D);
  358. }
  359. static inline void vga_io_wgfx (unsigned char reg, unsigned char val)
  360. {
  361. #ifdef VGA_OUTW_WRITE
  362. vga_io_w_fast (VGA_GFX_I, reg, val);
  363. #else
  364. vga_io_w (VGA_GFX_I, reg);
  365. vga_io_w (VGA_GFX_D, val);
  366. #endif /* VGA_OUTW_WRITE */
  367. }
  368. static inline unsigned char vga_mm_rgfx (void __iomem *regbase, unsigned char reg)
  369. {
  370. vga_mm_w (regbase, VGA_GFX_I, reg);
  371. return vga_mm_r (regbase, VGA_GFX_D);
  372. }
  373. static inline void vga_mm_wgfx (void __iomem *regbase, unsigned char reg, unsigned char val)
  374. {
  375. #ifdef VGA_OUTW_WRITE
  376. vga_mm_w_fast (regbase, VGA_GFX_I, reg, val);
  377. #else
  378. vga_mm_w (regbase, VGA_GFX_I, reg);
  379. vga_mm_w (regbase, VGA_GFX_D, val);
  380. #endif /* VGA_OUTW_WRITE */
  381. }
  382. /*
  383. * VGA attribute controller register read/write
  384. */
  385. static inline unsigned char vga_rattr (void __iomem *regbase, unsigned char reg)
  386. {
  387. vga_w (regbase, VGA_ATT_IW, reg);
  388. return vga_r (regbase, VGA_ATT_R);
  389. }
  390. static inline void vga_wattr (void __iomem *regbase, unsigned char reg, unsigned char val)
  391. {
  392. vga_w (regbase, VGA_ATT_IW, reg);
  393. vga_w (regbase, VGA_ATT_W, val);
  394. }
  395. static inline unsigned char vga_io_rattr (unsigned char reg)
  396. {
  397. vga_io_w (VGA_ATT_IW, reg);
  398. return vga_io_r (VGA_ATT_R);
  399. }
  400. static inline void vga_io_wattr (unsigned char reg, unsigned char val)
  401. {
  402. vga_io_w (VGA_ATT_IW, reg);
  403. vga_io_w (VGA_ATT_W, val);
  404. }
  405. static inline unsigned char vga_mm_rattr (void __iomem *regbase, unsigned char reg)
  406. {
  407. vga_mm_w (regbase, VGA_ATT_IW, reg);
  408. return vga_mm_r (regbase, VGA_ATT_R);
  409. }
  410. static inline void vga_mm_wattr (void __iomem *regbase, unsigned char reg, unsigned char val)
  411. {
  412. vga_mm_w (regbase, VGA_ATT_IW, reg);
  413. vga_mm_w (regbase, VGA_ATT_W, val);
  414. }
  415. #endif /* __linux_video_vga_h__ */