intel-gtt.h 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142
  1. /* Common header for intel-gtt.ko and i915.ko */
  2. #ifndef _DRM_INTEL_GTT_H
  3. #define _DRM_INTEL_GTT_H
  4. const struct intel_gtt {
  5. /* Size of memory reserved for graphics by the BIOS */
  6. unsigned int stolen_size;
  7. /* Total number of gtt entries. */
  8. unsigned int gtt_total_entries;
  9. /* Part of the gtt that is mappable by the cpu, for those chips where
  10. * this is not the full gtt. */
  11. unsigned int gtt_mappable_entries;
  12. /* Whether i915 needs to use the dmar apis or not. */
  13. unsigned int needs_dmar : 1;
  14. } *intel_gtt_get(void);
  15. void intel_gtt_chipset_flush(void);
  16. void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg);
  17. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries);
  18. int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  19. struct scatterlist **sg_list, int *num_sg);
  20. void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  21. unsigned int sg_len,
  22. unsigned int pg_start,
  23. unsigned int flags);
  24. void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
  25. struct page **pages, unsigned int flags);
  26. /* Special gtt memory types */
  27. #define AGP_DCACHE_MEMORY 1
  28. #define AGP_PHYS_MEMORY 2
  29. /* New caching attributes for gen6/sandybridge */
  30. #define AGP_USER_CACHED_MEMORY_LLC_MLC (AGP_USER_TYPES + 2)
  31. #define AGP_USER_UNCACHED_MEMORY (AGP_USER_TYPES + 4)
  32. /* flag for GFDT type */
  33. #define AGP_USER_CACHED_MEMORY_GFDT (1 << 3)
  34. #endif