i915_drm.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. #ifdef __KERNEL__
  33. /* For use by IPS driver */
  34. extern unsigned long i915_read_mch_val(void);
  35. extern bool i915_gpu_raise(void);
  36. extern bool i915_gpu_lower(void);
  37. extern bool i915_gpu_busy(void);
  38. extern bool i915_gpu_turbo_disable(void);
  39. #endif
  40. /* Each region is a minimum of 16k, and there are at most 255 of them.
  41. */
  42. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  43. * of chars for next/prev indices */
  44. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  45. typedef struct _drm_i915_init {
  46. enum {
  47. I915_INIT_DMA = 0x01,
  48. I915_CLEANUP_DMA = 0x02,
  49. I915_RESUME_DMA = 0x03
  50. } func;
  51. unsigned int mmio_offset;
  52. int sarea_priv_offset;
  53. unsigned int ring_start;
  54. unsigned int ring_end;
  55. unsigned int ring_size;
  56. unsigned int front_offset;
  57. unsigned int back_offset;
  58. unsigned int depth_offset;
  59. unsigned int w;
  60. unsigned int h;
  61. unsigned int pitch;
  62. unsigned int pitch_bits;
  63. unsigned int back_pitch;
  64. unsigned int depth_pitch;
  65. unsigned int cpp;
  66. unsigned int chipset;
  67. } drm_i915_init_t;
  68. typedef struct _drm_i915_sarea {
  69. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  70. int last_upload; /* last time texture was uploaded */
  71. int last_enqueue; /* last time a buffer was enqueued */
  72. int last_dispatch; /* age of the most recently dispatched buffer */
  73. int ctxOwner; /* last context to upload state */
  74. int texAge;
  75. int pf_enabled; /* is pageflipping allowed? */
  76. int pf_active;
  77. int pf_current_page; /* which buffer is being displayed? */
  78. int perf_boxes; /* performance boxes to be displayed */
  79. int width, height; /* screen size in pixels */
  80. drm_handle_t front_handle;
  81. int front_offset;
  82. int front_size;
  83. drm_handle_t back_handle;
  84. int back_offset;
  85. int back_size;
  86. drm_handle_t depth_handle;
  87. int depth_offset;
  88. int depth_size;
  89. drm_handle_t tex_handle;
  90. int tex_offset;
  91. int tex_size;
  92. int log_tex_granularity;
  93. int pitch;
  94. int rotation; /* 0, 90, 180 or 270 */
  95. int rotated_offset;
  96. int rotated_size;
  97. int rotated_pitch;
  98. int virtualX, virtualY;
  99. unsigned int front_tiled;
  100. unsigned int back_tiled;
  101. unsigned int depth_tiled;
  102. unsigned int rotated_tiled;
  103. unsigned int rotated2_tiled;
  104. int pipeA_x;
  105. int pipeA_y;
  106. int pipeA_w;
  107. int pipeA_h;
  108. int pipeB_x;
  109. int pipeB_y;
  110. int pipeB_w;
  111. int pipeB_h;
  112. /* fill out some space for old userspace triple buffer */
  113. drm_handle_t unused_handle;
  114. __u32 unused1, unused2, unused3;
  115. /* buffer object handles for static buffers. May change
  116. * over the lifetime of the client.
  117. */
  118. __u32 front_bo_handle;
  119. __u32 back_bo_handle;
  120. __u32 unused_bo_handle;
  121. __u32 depth_bo_handle;
  122. } drm_i915_sarea_t;
  123. /* due to userspace building against these headers we need some compat here */
  124. #define planeA_x pipeA_x
  125. #define planeA_y pipeA_y
  126. #define planeA_w pipeA_w
  127. #define planeA_h pipeA_h
  128. #define planeB_x pipeB_x
  129. #define planeB_y pipeB_y
  130. #define planeB_w pipeB_w
  131. #define planeB_h pipeB_h
  132. /* Flags for perf_boxes
  133. */
  134. #define I915_BOX_RING_EMPTY 0x1
  135. #define I915_BOX_FLIP 0x2
  136. #define I915_BOX_WAIT 0x4
  137. #define I915_BOX_TEXTURE_LOAD 0x8
  138. #define I915_BOX_LOST_CONTEXT 0x10
  139. /* I915 specific ioctls
  140. * The device specific ioctl range is 0x40 to 0x79.
  141. */
  142. #define DRM_I915_INIT 0x00
  143. #define DRM_I915_FLUSH 0x01
  144. #define DRM_I915_FLIP 0x02
  145. #define DRM_I915_BATCHBUFFER 0x03
  146. #define DRM_I915_IRQ_EMIT 0x04
  147. #define DRM_I915_IRQ_WAIT 0x05
  148. #define DRM_I915_GETPARAM 0x06
  149. #define DRM_I915_SETPARAM 0x07
  150. #define DRM_I915_ALLOC 0x08
  151. #define DRM_I915_FREE 0x09
  152. #define DRM_I915_INIT_HEAP 0x0a
  153. #define DRM_I915_CMDBUFFER 0x0b
  154. #define DRM_I915_DESTROY_HEAP 0x0c
  155. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  156. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  157. #define DRM_I915_VBLANK_SWAP 0x0f
  158. #define DRM_I915_HWS_ADDR 0x11
  159. #define DRM_I915_GEM_INIT 0x13
  160. #define DRM_I915_GEM_EXECBUFFER 0x14
  161. #define DRM_I915_GEM_PIN 0x15
  162. #define DRM_I915_GEM_UNPIN 0x16
  163. #define DRM_I915_GEM_BUSY 0x17
  164. #define DRM_I915_GEM_THROTTLE 0x18
  165. #define DRM_I915_GEM_ENTERVT 0x19
  166. #define DRM_I915_GEM_LEAVEVT 0x1a
  167. #define DRM_I915_GEM_CREATE 0x1b
  168. #define DRM_I915_GEM_PREAD 0x1c
  169. #define DRM_I915_GEM_PWRITE 0x1d
  170. #define DRM_I915_GEM_MMAP 0x1e
  171. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  172. #define DRM_I915_GEM_SW_FINISH 0x20
  173. #define DRM_I915_GEM_SET_TILING 0x21
  174. #define DRM_I915_GEM_GET_TILING 0x22
  175. #define DRM_I915_GEM_GET_APERTURE 0x23
  176. #define DRM_I915_GEM_MMAP_GTT 0x24
  177. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  178. #define DRM_I915_GEM_MADVISE 0x26
  179. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  180. #define DRM_I915_OVERLAY_ATTRS 0x28
  181. #define DRM_I915_GEM_EXECBUFFER2 0x29
  182. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  183. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  184. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  185. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  186. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  187. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  188. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  189. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  190. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  191. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  192. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  193. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  194. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  195. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  196. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  197. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  198. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  199. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  200. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  201. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  202. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  203. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  204. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  205. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  206. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  207. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  208. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  209. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  210. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  211. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  212. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  213. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  214. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  215. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  216. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  217. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  218. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  219. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  220. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  221. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  222. /* Allow drivers to submit batchbuffers directly to hardware, relying
  223. * on the security mechanisms provided by hardware.
  224. */
  225. typedef struct drm_i915_batchbuffer {
  226. int start; /* agp offset */
  227. int used; /* nr bytes in use */
  228. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  229. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  230. int num_cliprects; /* mulitpass with multiple cliprects? */
  231. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  232. } drm_i915_batchbuffer_t;
  233. /* As above, but pass a pointer to userspace buffer which can be
  234. * validated by the kernel prior to sending to hardware.
  235. */
  236. typedef struct _drm_i915_cmdbuffer {
  237. char __user *buf; /* pointer to userspace command buffer */
  238. int sz; /* nr bytes in buf */
  239. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  240. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  241. int num_cliprects; /* mulitpass with multiple cliprects? */
  242. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  243. } drm_i915_cmdbuffer_t;
  244. /* Userspace can request & wait on irq's:
  245. */
  246. typedef struct drm_i915_irq_emit {
  247. int __user *irq_seq;
  248. } drm_i915_irq_emit_t;
  249. typedef struct drm_i915_irq_wait {
  250. int irq_seq;
  251. } drm_i915_irq_wait_t;
  252. /* Ioctl to query kernel params:
  253. */
  254. #define I915_PARAM_IRQ_ACTIVE 1
  255. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  256. #define I915_PARAM_LAST_DISPATCH 3
  257. #define I915_PARAM_CHIPSET_ID 4
  258. #define I915_PARAM_HAS_GEM 5
  259. #define I915_PARAM_NUM_FENCES_AVAIL 6
  260. #define I915_PARAM_HAS_OVERLAY 7
  261. #define I915_PARAM_HAS_PAGEFLIPPING 8
  262. #define I915_PARAM_HAS_EXECBUF2 9
  263. #define I915_PARAM_HAS_BSD 10
  264. #define I915_PARAM_HAS_BLT 11
  265. #define I915_PARAM_HAS_RELAXED_FENCING 12
  266. #define I915_PARAM_HAS_COHERENT_RINGS 13
  267. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  268. #define I915_PARAM_HAS_RELAXED_DELTA 15
  269. typedef struct drm_i915_getparam {
  270. int param;
  271. int __user *value;
  272. } drm_i915_getparam_t;
  273. /* Ioctl to set kernel params:
  274. */
  275. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  276. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  277. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  278. #define I915_SETPARAM_NUM_USED_FENCES 4
  279. typedef struct drm_i915_setparam {
  280. int param;
  281. int value;
  282. } drm_i915_setparam_t;
  283. /* A memory manager for regions of shared memory:
  284. */
  285. #define I915_MEM_REGION_AGP 1
  286. typedef struct drm_i915_mem_alloc {
  287. int region;
  288. int alignment;
  289. int size;
  290. int __user *region_offset; /* offset from start of fb or agp */
  291. } drm_i915_mem_alloc_t;
  292. typedef struct drm_i915_mem_free {
  293. int region;
  294. int region_offset;
  295. } drm_i915_mem_free_t;
  296. typedef struct drm_i915_mem_init_heap {
  297. int region;
  298. int size;
  299. int start;
  300. } drm_i915_mem_init_heap_t;
  301. /* Allow memory manager to be torn down and re-initialized (eg on
  302. * rotate):
  303. */
  304. typedef struct drm_i915_mem_destroy_heap {
  305. int region;
  306. } drm_i915_mem_destroy_heap_t;
  307. /* Allow X server to configure which pipes to monitor for vblank signals
  308. */
  309. #define DRM_I915_VBLANK_PIPE_A 1
  310. #define DRM_I915_VBLANK_PIPE_B 2
  311. typedef struct drm_i915_vblank_pipe {
  312. int pipe;
  313. } drm_i915_vblank_pipe_t;
  314. /* Schedule buffer swap at given vertical blank:
  315. */
  316. typedef struct drm_i915_vblank_swap {
  317. drm_drawable_t drawable;
  318. enum drm_vblank_seq_type seqtype;
  319. unsigned int sequence;
  320. } drm_i915_vblank_swap_t;
  321. typedef struct drm_i915_hws_addr {
  322. __u64 addr;
  323. } drm_i915_hws_addr_t;
  324. struct drm_i915_gem_init {
  325. /**
  326. * Beginning offset in the GTT to be managed by the DRM memory
  327. * manager.
  328. */
  329. __u64 gtt_start;
  330. /**
  331. * Ending offset in the GTT to be managed by the DRM memory
  332. * manager.
  333. */
  334. __u64 gtt_end;
  335. };
  336. struct drm_i915_gem_create {
  337. /**
  338. * Requested size for the object.
  339. *
  340. * The (page-aligned) allocated size for the object will be returned.
  341. */
  342. __u64 size;
  343. /**
  344. * Returned handle for the object.
  345. *
  346. * Object handles are nonzero.
  347. */
  348. __u32 handle;
  349. __u32 pad;
  350. };
  351. struct drm_i915_gem_pread {
  352. /** Handle for the object being read. */
  353. __u32 handle;
  354. __u32 pad;
  355. /** Offset into the object to read from */
  356. __u64 offset;
  357. /** Length of data to read */
  358. __u64 size;
  359. /**
  360. * Pointer to write the data into.
  361. *
  362. * This is a fixed-size type for 32/64 compatibility.
  363. */
  364. __u64 data_ptr;
  365. };
  366. struct drm_i915_gem_pwrite {
  367. /** Handle for the object being written to. */
  368. __u32 handle;
  369. __u32 pad;
  370. /** Offset into the object to write to */
  371. __u64 offset;
  372. /** Length of data to write */
  373. __u64 size;
  374. /**
  375. * Pointer to read the data from.
  376. *
  377. * This is a fixed-size type for 32/64 compatibility.
  378. */
  379. __u64 data_ptr;
  380. };
  381. struct drm_i915_gem_mmap {
  382. /** Handle for the object being mapped. */
  383. __u32 handle;
  384. __u32 pad;
  385. /** Offset in the object to map. */
  386. __u64 offset;
  387. /**
  388. * Length of data to map.
  389. *
  390. * The value will be page-aligned.
  391. */
  392. __u64 size;
  393. /**
  394. * Returned pointer the data was mapped at.
  395. *
  396. * This is a fixed-size type for 32/64 compatibility.
  397. */
  398. __u64 addr_ptr;
  399. };
  400. struct drm_i915_gem_mmap_gtt {
  401. /** Handle for the object being mapped. */
  402. __u32 handle;
  403. __u32 pad;
  404. /**
  405. * Fake offset to use for subsequent mmap call
  406. *
  407. * This is a fixed-size type for 32/64 compatibility.
  408. */
  409. __u64 offset;
  410. };
  411. struct drm_i915_gem_set_domain {
  412. /** Handle for the object */
  413. __u32 handle;
  414. /** New read domains */
  415. __u32 read_domains;
  416. /** New write domain */
  417. __u32 write_domain;
  418. };
  419. struct drm_i915_gem_sw_finish {
  420. /** Handle for the object */
  421. __u32 handle;
  422. };
  423. struct drm_i915_gem_relocation_entry {
  424. /**
  425. * Handle of the buffer being pointed to by this relocation entry.
  426. *
  427. * It's appealing to make this be an index into the mm_validate_entry
  428. * list to refer to the buffer, but this allows the driver to create
  429. * a relocation list for state buffers and not re-write it per
  430. * exec using the buffer.
  431. */
  432. __u32 target_handle;
  433. /**
  434. * Value to be added to the offset of the target buffer to make up
  435. * the relocation entry.
  436. */
  437. __u32 delta;
  438. /** Offset in the buffer the relocation entry will be written into */
  439. __u64 offset;
  440. /**
  441. * Offset value of the target buffer that the relocation entry was last
  442. * written as.
  443. *
  444. * If the buffer has the same offset as last time, we can skip syncing
  445. * and writing the relocation. This value is written back out by
  446. * the execbuffer ioctl when the relocation is written.
  447. */
  448. __u64 presumed_offset;
  449. /**
  450. * Target memory domains read by this operation.
  451. */
  452. __u32 read_domains;
  453. /**
  454. * Target memory domains written by this operation.
  455. *
  456. * Note that only one domain may be written by the whole
  457. * execbuffer operation, so that where there are conflicts,
  458. * the application will get -EINVAL back.
  459. */
  460. __u32 write_domain;
  461. };
  462. /** @{
  463. * Intel memory domains
  464. *
  465. * Most of these just align with the various caches in
  466. * the system and are used to flush and invalidate as
  467. * objects end up cached in different domains.
  468. */
  469. /** CPU cache */
  470. #define I915_GEM_DOMAIN_CPU 0x00000001
  471. /** Render cache, used by 2D and 3D drawing */
  472. #define I915_GEM_DOMAIN_RENDER 0x00000002
  473. /** Sampler cache, used by texture engine */
  474. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  475. /** Command queue, used to load batch buffers */
  476. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  477. /** Instruction cache, used by shader programs */
  478. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  479. /** Vertex address cache */
  480. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  481. /** GTT domain - aperture and scanout */
  482. #define I915_GEM_DOMAIN_GTT 0x00000040
  483. /** @} */
  484. struct drm_i915_gem_exec_object {
  485. /**
  486. * User's handle for a buffer to be bound into the GTT for this
  487. * operation.
  488. */
  489. __u32 handle;
  490. /** Number of relocations to be performed on this buffer */
  491. __u32 relocation_count;
  492. /**
  493. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  494. * the relocations to be performed in this buffer.
  495. */
  496. __u64 relocs_ptr;
  497. /** Required alignment in graphics aperture */
  498. __u64 alignment;
  499. /**
  500. * Returned value of the updated offset of the object, for future
  501. * presumed_offset writes.
  502. */
  503. __u64 offset;
  504. };
  505. struct drm_i915_gem_execbuffer {
  506. /**
  507. * List of buffers to be validated with their relocations to be
  508. * performend on them.
  509. *
  510. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  511. *
  512. * These buffers must be listed in an order such that all relocations
  513. * a buffer is performing refer to buffers that have already appeared
  514. * in the validate list.
  515. */
  516. __u64 buffers_ptr;
  517. __u32 buffer_count;
  518. /** Offset in the batchbuffer to start execution from. */
  519. __u32 batch_start_offset;
  520. /** Bytes used in batchbuffer from batch_start_offset */
  521. __u32 batch_len;
  522. __u32 DR1;
  523. __u32 DR4;
  524. __u32 num_cliprects;
  525. /** This is a struct drm_clip_rect *cliprects */
  526. __u64 cliprects_ptr;
  527. };
  528. struct drm_i915_gem_exec_object2 {
  529. /**
  530. * User's handle for a buffer to be bound into the GTT for this
  531. * operation.
  532. */
  533. __u32 handle;
  534. /** Number of relocations to be performed on this buffer */
  535. __u32 relocation_count;
  536. /**
  537. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  538. * the relocations to be performed in this buffer.
  539. */
  540. __u64 relocs_ptr;
  541. /** Required alignment in graphics aperture */
  542. __u64 alignment;
  543. /**
  544. * Returned value of the updated offset of the object, for future
  545. * presumed_offset writes.
  546. */
  547. __u64 offset;
  548. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  549. __u64 flags;
  550. __u64 rsvd1;
  551. __u64 rsvd2;
  552. };
  553. struct drm_i915_gem_execbuffer2 {
  554. /**
  555. * List of gem_exec_object2 structs
  556. */
  557. __u64 buffers_ptr;
  558. __u32 buffer_count;
  559. /** Offset in the batchbuffer to start execution from. */
  560. __u32 batch_start_offset;
  561. /** Bytes used in batchbuffer from batch_start_offset */
  562. __u32 batch_len;
  563. __u32 DR1;
  564. __u32 DR4;
  565. __u32 num_cliprects;
  566. /** This is a struct drm_clip_rect *cliprects */
  567. __u64 cliprects_ptr;
  568. #define I915_EXEC_RING_MASK (7<<0)
  569. #define I915_EXEC_DEFAULT (0<<0)
  570. #define I915_EXEC_RENDER (1<<0)
  571. #define I915_EXEC_BSD (2<<0)
  572. #define I915_EXEC_BLT (3<<0)
  573. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  574. * Gen6+ only supports relative addressing to dynamic state (default) and
  575. * absolute addressing.
  576. *
  577. * These flags are ignored for the BSD and BLT rings.
  578. */
  579. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  580. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  581. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  582. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  583. __u64 flags;
  584. __u64 rsvd1;
  585. __u64 rsvd2;
  586. };
  587. struct drm_i915_gem_pin {
  588. /** Handle of the buffer to be pinned. */
  589. __u32 handle;
  590. __u32 pad;
  591. /** alignment required within the aperture */
  592. __u64 alignment;
  593. /** Returned GTT offset of the buffer. */
  594. __u64 offset;
  595. };
  596. struct drm_i915_gem_unpin {
  597. /** Handle of the buffer to be unpinned. */
  598. __u32 handle;
  599. __u32 pad;
  600. };
  601. struct drm_i915_gem_busy {
  602. /** Handle of the buffer to check for busy */
  603. __u32 handle;
  604. /** Return busy status (1 if busy, 0 if idle) */
  605. __u32 busy;
  606. };
  607. #define I915_TILING_NONE 0
  608. #define I915_TILING_X 1
  609. #define I915_TILING_Y 2
  610. #define I915_BIT_6_SWIZZLE_NONE 0
  611. #define I915_BIT_6_SWIZZLE_9 1
  612. #define I915_BIT_6_SWIZZLE_9_10 2
  613. #define I915_BIT_6_SWIZZLE_9_11 3
  614. #define I915_BIT_6_SWIZZLE_9_10_11 4
  615. /* Not seen by userland */
  616. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  617. /* Seen by userland. */
  618. #define I915_BIT_6_SWIZZLE_9_17 6
  619. #define I915_BIT_6_SWIZZLE_9_10_17 7
  620. struct drm_i915_gem_set_tiling {
  621. /** Handle of the buffer to have its tiling state updated */
  622. __u32 handle;
  623. /**
  624. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  625. * I915_TILING_Y).
  626. *
  627. * This value is to be set on request, and will be updated by the
  628. * kernel on successful return with the actual chosen tiling layout.
  629. *
  630. * The tiling mode may be demoted to I915_TILING_NONE when the system
  631. * has bit 6 swizzling that can't be managed correctly by GEM.
  632. *
  633. * Buffer contents become undefined when changing tiling_mode.
  634. */
  635. __u32 tiling_mode;
  636. /**
  637. * Stride in bytes for the object when in I915_TILING_X or
  638. * I915_TILING_Y.
  639. */
  640. __u32 stride;
  641. /**
  642. * Returned address bit 6 swizzling required for CPU access through
  643. * mmap mapping.
  644. */
  645. __u32 swizzle_mode;
  646. };
  647. struct drm_i915_gem_get_tiling {
  648. /** Handle of the buffer to get tiling state for. */
  649. __u32 handle;
  650. /**
  651. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  652. * I915_TILING_Y).
  653. */
  654. __u32 tiling_mode;
  655. /**
  656. * Returned address bit 6 swizzling required for CPU access through
  657. * mmap mapping.
  658. */
  659. __u32 swizzle_mode;
  660. };
  661. struct drm_i915_gem_get_aperture {
  662. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  663. __u64 aper_size;
  664. /**
  665. * Available space in the aperture used by i915_gem_execbuffer, in
  666. * bytes
  667. */
  668. __u64 aper_available_size;
  669. };
  670. struct drm_i915_get_pipe_from_crtc_id {
  671. /** ID of CRTC being requested **/
  672. __u32 crtc_id;
  673. /** pipe of requested CRTC **/
  674. __u32 pipe;
  675. };
  676. #define I915_MADV_WILLNEED 0
  677. #define I915_MADV_DONTNEED 1
  678. #define __I915_MADV_PURGED 2 /* internal state */
  679. struct drm_i915_gem_madvise {
  680. /** Handle of the buffer to change the backing store advice */
  681. __u32 handle;
  682. /* Advice: either the buffer will be needed again in the near future,
  683. * or wont be and could be discarded under memory pressure.
  684. */
  685. __u32 madv;
  686. /** Whether the backing store still exists. */
  687. __u32 retained;
  688. };
  689. /* flags */
  690. #define I915_OVERLAY_TYPE_MASK 0xff
  691. #define I915_OVERLAY_YUV_PLANAR 0x01
  692. #define I915_OVERLAY_YUV_PACKED 0x02
  693. #define I915_OVERLAY_RGB 0x03
  694. #define I915_OVERLAY_DEPTH_MASK 0xff00
  695. #define I915_OVERLAY_RGB24 0x1000
  696. #define I915_OVERLAY_RGB16 0x2000
  697. #define I915_OVERLAY_RGB15 0x3000
  698. #define I915_OVERLAY_YUV422 0x0100
  699. #define I915_OVERLAY_YUV411 0x0200
  700. #define I915_OVERLAY_YUV420 0x0300
  701. #define I915_OVERLAY_YUV410 0x0400
  702. #define I915_OVERLAY_SWAP_MASK 0xff0000
  703. #define I915_OVERLAY_NO_SWAP 0x000000
  704. #define I915_OVERLAY_UV_SWAP 0x010000
  705. #define I915_OVERLAY_Y_SWAP 0x020000
  706. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  707. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  708. #define I915_OVERLAY_ENABLE 0x01000000
  709. struct drm_intel_overlay_put_image {
  710. /* various flags and src format description */
  711. __u32 flags;
  712. /* source picture description */
  713. __u32 bo_handle;
  714. /* stride values and offsets are in bytes, buffer relative */
  715. __u16 stride_Y; /* stride for packed formats */
  716. __u16 stride_UV;
  717. __u32 offset_Y; /* offset for packet formats */
  718. __u32 offset_U;
  719. __u32 offset_V;
  720. /* in pixels */
  721. __u16 src_width;
  722. __u16 src_height;
  723. /* to compensate the scaling factors for partially covered surfaces */
  724. __u16 src_scan_width;
  725. __u16 src_scan_height;
  726. /* output crtc description */
  727. __u32 crtc_id;
  728. __u16 dst_x;
  729. __u16 dst_y;
  730. __u16 dst_width;
  731. __u16 dst_height;
  732. };
  733. /* flags */
  734. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  735. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  736. struct drm_intel_overlay_attrs {
  737. __u32 flags;
  738. __u32 color_key;
  739. __s32 brightness;
  740. __u32 contrast;
  741. __u32 saturation;
  742. __u32 gamma0;
  743. __u32 gamma1;
  744. __u32 gamma2;
  745. __u32 gamma3;
  746. __u32 gamma4;
  747. __u32 gamma5;
  748. };
  749. #endif /* _I915_DRM_H_ */