irq-vic-timer.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /* arch/arm/plat-samsung/irq-vic-timer.c
  2. * originally part of arch/arm/plat-s3c64xx/irq.c
  3. *
  4. * Copyright 2008 Openmoko, Inc.
  5. * Copyright 2008 Simtec Electronics
  6. * Ben Dooks <ben@simtec.co.uk>
  7. * http://armlinux.simtec.co.uk/
  8. *
  9. * S3C64XX - Interrupt handling
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/irq.h>
  18. #include <linux/io.h>
  19. #include <mach/map.h>
  20. #include <plat/irq-vic-timer.h>
  21. #include <plat/regs-timer.h>
  22. static void s3c_irq_demux_vic_timer(unsigned int irq, struct irq_desc *desc)
  23. {
  24. generic_handle_irq((int)desc->irq_data.handler_data);
  25. }
  26. /* We assume the IRQ_TIMER0..IRQ_TIMER4 range is continuous. */
  27. static void s3c_irq_timer_ack(struct irq_data *d)
  28. {
  29. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  30. u32 mask = (1 << 5) << (d->irq - gc->irq_base);
  31. irq_reg_writel(mask | gc->mask_cache, gc->reg_base);
  32. }
  33. /**
  34. * s3c_init_vic_timer_irq() - initialise timer irq chanined off VIC.\
  35. * @num: Number of timers to initialize
  36. * @timer_irq: Base IRQ number to be used for the timers.
  37. *
  38. * Register the necessary IRQ chaining and support for the timer IRQs
  39. * chained of the VIC.
  40. */
  41. void __init s3c_init_vic_timer_irq(unsigned int num, unsigned int timer_irq)
  42. {
  43. unsigned int pirq[5] = { IRQ_TIMER0_VIC, IRQ_TIMER1_VIC, IRQ_TIMER2_VIC,
  44. IRQ_TIMER3_VIC, IRQ_TIMER4_VIC };
  45. struct irq_chip_generic *s3c_tgc;
  46. struct irq_chip_type *ct;
  47. unsigned int i;
  48. s3c_tgc = irq_alloc_generic_chip("s3c-timer", 1, timer_irq,
  49. S3C64XX_TINT_CSTAT, handle_level_irq);
  50. if (!s3c_tgc) {
  51. pr_err("%s: irq_alloc_generic_chip for IRQ %d failed\n",
  52. __func__, timer_irq);
  53. return;
  54. }
  55. ct = s3c_tgc->chip_types;
  56. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  57. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  58. ct->chip.irq_ack = s3c_irq_timer_ack;
  59. irq_setup_generic_chip(s3c_tgc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  60. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  61. /* Clear the upper bits of the mask_cache*/
  62. s3c_tgc->mask_cache &= 0x1f;
  63. for (i = 0; i < num; i++, timer_irq++) {
  64. irq_set_chained_handler(pirq[i], s3c_irq_demux_vic_timer);
  65. irq_set_handler_data(pirq[i], (void *)timer_irq);
  66. }
  67. }