ste-dma40-db5500.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  5. * License terms: GNU General Public License (GPL) version 2
  6. *
  7. * DB5500-SoC-specific configuration for DMA40
  8. */
  9. #ifndef STE_DMA40_DB5500_H
  10. #define STE_DMA40_DB5500_H
  11. #define DB5500_DMA_NR_DEV 64
  12. enum dma_src_dev_type {
  13. DB5500_DMA_DEV0_SPI0_RX = 0,
  14. DB5500_DMA_DEV1_SPI1_RX = 1,
  15. DB5500_DMA_DEV2_SPI2_RX = 2,
  16. DB5500_DMA_DEV3_SPI3_RX = 3,
  17. DB5500_DMA_DEV4_USB_OTG_IEP_1_9 = 4,
  18. DB5500_DMA_DEV5_USB_OTG_IEP_2_10 = 5,
  19. DB5500_DMA_DEV6_USB_OTG_IEP_3_11 = 6,
  20. DB5500_DMA_DEV7_IRDA_RFS = 7,
  21. DB5500_DMA_DEV8_IRDA_FIFO_RX = 8,
  22. DB5500_DMA_DEV9_MSP0_RX = 9,
  23. DB5500_DMA_DEV10_MSP1_RX = 10,
  24. DB5500_DMA_DEV11_MSP2_RX = 11,
  25. DB5500_DMA_DEV12_UART0_RX = 12,
  26. DB5500_DMA_DEV13_UART1_RX = 13,
  27. DB5500_DMA_DEV14_UART2_RX = 14,
  28. DB5500_DMA_DEV15_UART3_RX = 15,
  29. DB5500_DMA_DEV16_USB_OTG_IEP_8 = 16,
  30. DB5500_DMA_DEV17_USB_OTG_IEP_1_9 = 17,
  31. DB5500_DMA_DEV18_USB_OTG_IEP_2_10 = 18,
  32. DB5500_DMA_DEV19_USB_OTG_IEP_3_11 = 19,
  33. DB5500_DMA_DEV20_USB_OTG_IEP_4_12 = 20,
  34. DB5500_DMA_DEV21_USB_OTG_IEP_5_13 = 21,
  35. DB5500_DMA_DEV22_USB_OTG_IEP_6_14 = 22,
  36. DB5500_DMA_DEV23_USB_OTG_IEP_7_15 = 23,
  37. DB5500_DMA_DEV24_SDMMC0_RX = 24,
  38. DB5500_DMA_DEV25_SDMMC1_RX = 25,
  39. DB5500_DMA_DEV26_SDMMC2_RX = 26,
  40. DB5500_DMA_DEV27_SDMMC3_RX = 27,
  41. DB5500_DMA_DEV28_SDMMC4_RX = 28,
  42. /* 29 - 32 not used */
  43. DB5500_DMA_DEV33_SDMMC0_RX = 33,
  44. DB5500_DMA_DEV34_SDMMC1_RX = 34,
  45. DB5500_DMA_DEV35_SDMMC2_RX = 35,
  46. DB5500_DMA_DEV36_SDMMC3_RX = 36,
  47. DB5500_DMA_DEV37_SDMMC4_RX = 37,
  48. DB5500_DMA_DEV38_USB_OTG_IEP_8 = 38,
  49. DB5500_DMA_DEV39_USB_OTG_IEP_1_9 = 39,
  50. DB5500_DMA_DEV40_USB_OTG_IEP_2_10 = 40,
  51. DB5500_DMA_DEV41_USB_OTG_IEP_3_11 = 41,
  52. DB5500_DMA_DEV42_USB_OTG_IEP_4_12 = 42,
  53. DB5500_DMA_DEV43_USB_OTG_IEP_5_13 = 43,
  54. DB5500_DMA_DEV44_USB_OTG_IEP_6_14 = 44,
  55. DB5500_DMA_DEV45_USB_OTG_IEP_7_15 = 45,
  56. /* 46 not used */
  57. DB5500_DMA_DEV47_MCDE_RX = 47,
  58. DB5500_DMA_DEV48_CRYPTO1_RX = 48,
  59. /* 49, 50 not used */
  60. DB5500_DMA_DEV49_I2C1_RX = 51,
  61. DB5500_DMA_DEV50_I2C3_RX = 52,
  62. DB5500_DMA_DEV51_I2C2_RX = 53,
  63. /* 54 - 60 not used */
  64. DB5500_DMA_DEV61_CRYPTO0_RX = 61,
  65. /* 62, 63 not used */
  66. };
  67. enum dma_dest_dev_type {
  68. DB5500_DMA_DEV0_SPI0_TX = 0,
  69. DB5500_DMA_DEV1_SPI1_TX = 1,
  70. DB5500_DMA_DEV2_SPI2_TX = 2,
  71. DB5500_DMA_DEV3_SPI3_TX = 3,
  72. DB5500_DMA_DEV4_USB_OTG_OEP_1_9 = 4,
  73. DB5500_DMA_DEV5_USB_OTG_OEP_2_10 = 5,
  74. DB5500_DMA_DEV6_USB_OTG_OEP_3_11 = 6,
  75. DB5500_DMA_DEV7_IRRC_TX = 7,
  76. DB5500_DMA_DEV8_IRDA_FIFO_TX = 8,
  77. DB5500_DMA_DEV9_MSP0_TX = 9,
  78. DB5500_DMA_DEV10_MSP1_TX = 10,
  79. DB5500_DMA_DEV11_MSP2_TX = 11,
  80. DB5500_DMA_DEV12_UART0_TX = 12,
  81. DB5500_DMA_DEV13_UART1_TX = 13,
  82. DB5500_DMA_DEV14_UART2_TX = 14,
  83. DB5500_DMA_DEV15_UART3_TX = 15,
  84. DB5500_DMA_DEV16_USB_OTG_OEP_8 = 16,
  85. DB5500_DMA_DEV17_USB_OTG_OEP_1_9 = 17,
  86. DB5500_DMA_DEV18_USB_OTG_OEP_2_10 = 18,
  87. DB5500_DMA_DEV19_USB_OTG_OEP_3_11 = 19,
  88. DB5500_DMA_DEV20_USB_OTG_OEP_4_12 = 20,
  89. DB5500_DMA_DEV21_USB_OTG_OEP_5_13 = 21,
  90. DB5500_DMA_DEV22_USB_OTG_OEP_6_14 = 22,
  91. DB5500_DMA_DEV23_USB_OTG_OEP_7_15 = 23,
  92. DB5500_DMA_DEV24_SDMMC0_TX = 24,
  93. DB5500_DMA_DEV25_SDMMC1_TX = 25,
  94. DB5500_DMA_DEV26_SDMMC2_TX = 26,
  95. DB5500_DMA_DEV27_SDMMC3_TX = 27,
  96. DB5500_DMA_DEV28_SDMMC4_TX = 28,
  97. /* 29 - 31 not used */
  98. DB5500_DMA_DEV32_FSMC_TX = 32,
  99. DB5500_DMA_DEV33_SDMMC0_TX = 33,
  100. DB5500_DMA_DEV34_SDMMC1_TX = 34,
  101. DB5500_DMA_DEV35_SDMMC2_TX = 35,
  102. DB5500_DMA_DEV36_SDMMC3_TX = 36,
  103. DB5500_DMA_DEV37_SDMMC4_TX = 37,
  104. DB5500_DMA_DEV38_USB_OTG_OEP_8 = 38,
  105. DB5500_DMA_DEV39_USB_OTG_OEP_1_9 = 39,
  106. DB5500_DMA_DEV40_USB_OTG_OEP_2_10 = 40,
  107. DB5500_DMA_DEV41_USB_OTG_OEP_3_11 = 41,
  108. DB5500_DMA_DEV42_USB_OTG_OEP_4_12 = 42,
  109. DB5500_DMA_DEV43_USB_OTG_OEP_5_13 = 43,
  110. DB5500_DMA_DEV44_USB_OTG_OEP_6_14 = 44,
  111. DB5500_DMA_DEV45_USB_OTG_OEP_7_15 = 45,
  112. /* 46 not used */
  113. DB5500_DMA_DEV47_STM_TX = 47,
  114. DB5500_DMA_DEV48_CRYPTO1_TX = 48,
  115. DB5500_DMA_DEV49_CRYPTO1_TX_HASH1_TX = 49,
  116. DB5500_DMA_DEV50_HASH1_TX = 50,
  117. DB5500_DMA_DEV51_I2C1_TX = 51,
  118. DB5500_DMA_DEV52_I2C3_TX = 52,
  119. DB5500_DMA_DEV53_I2C2_TX = 53,
  120. /* 54, 55 not used */
  121. DB5500_DMA_MEMCPY_TX_1 = 56,
  122. DB5500_DMA_MEMCPY_TX_2 = 57,
  123. DB5500_DMA_MEMCPY_TX_3 = 58,
  124. DB5500_DMA_MEMCPY_TX_4 = 59,
  125. DB5500_DMA_MEMCPY_TX_5 = 60,
  126. DB5500_DMA_DEV61_CRYPTO0_TX = 61,
  127. DB5500_DMA_DEV62_CRYPTO0_TX_HASH0_TX = 62,
  128. DB5500_DMA_DEV63_HASH0_TX = 63,
  129. };
  130. #endif