timer.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. *
  3. * arch/arm/mach-u300/timer.c
  4. *
  5. *
  6. * Copyright (C) 2007-2009 ST-Ericsson AB
  7. * License terms: GNU General Public License (GPL) version 2
  8. * Timer COH 901 328, runs the OS timer interrupt.
  9. * Author: Linus Walleij <linus.walleij@stericsson.com>
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/sched.h>
  13. #include <linux/time.h>
  14. #include <linux/timex.h>
  15. #include <linux/clockchips.h>
  16. #include <linux/clocksource.h>
  17. #include <linux/types.h>
  18. #include <linux/io.h>
  19. #include <linux/clk.h>
  20. #include <linux/err.h>
  21. #include <mach/hardware.h>
  22. /* Generic stuff */
  23. #include <asm/sched_clock.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/mach/irq.h>
  27. /* Be able to sleep for atleast 4 seconds (usually more) */
  28. #define APPTIMER_MIN_RANGE 4
  29. /*
  30. * APP side special timer registers
  31. * This timer contains four timers which can fire an interrupt each.
  32. * OS (operating system) timer @ 32768 Hz
  33. * DD (device driver) timer @ 1 kHz
  34. * GP1 (general purpose 1) timer @ 1MHz
  35. * GP2 (general purpose 2) timer @ 1MHz
  36. */
  37. /* Reset OS Timer 32bit (-/W) */
  38. #define U300_TIMER_APP_ROST (0x0000)
  39. #define U300_TIMER_APP_ROST_TIMER_RESET (0x00000000)
  40. /* Enable OS Timer 32bit (-/W) */
  41. #define U300_TIMER_APP_EOST (0x0004)
  42. #define U300_TIMER_APP_EOST_TIMER_ENABLE (0x00000000)
  43. /* Disable OS Timer 32bit (-/W) */
  44. #define U300_TIMER_APP_DOST (0x0008)
  45. #define U300_TIMER_APP_DOST_TIMER_DISABLE (0x00000000)
  46. /* OS Timer Mode Register 32bit (-/W) */
  47. #define U300_TIMER_APP_SOSTM (0x000c)
  48. #define U300_TIMER_APP_SOSTM_MODE_CONTINUOUS (0x00000000)
  49. #define U300_TIMER_APP_SOSTM_MODE_ONE_SHOT (0x00000001)
  50. /* OS Timer Status Register 32bit (R/-) */
  51. #define U300_TIMER_APP_OSTS (0x0010)
  52. #define U300_TIMER_APP_OSTS_TIMER_STATE_MASK (0x0000000F)
  53. #define U300_TIMER_APP_OSTS_TIMER_STATE_IDLE (0x00000001)
  54. #define U300_TIMER_APP_OSTS_TIMER_STATE_ACTIVE (0x00000002)
  55. #define U300_TIMER_APP_OSTS_ENABLE_IND (0x00000010)
  56. #define U300_TIMER_APP_OSTS_MODE_MASK (0x00000020)
  57. #define U300_TIMER_APP_OSTS_MODE_CONTINUOUS (0x00000000)
  58. #define U300_TIMER_APP_OSTS_MODE_ONE_SHOT (0x00000020)
  59. #define U300_TIMER_APP_OSTS_IRQ_ENABLED_IND (0x00000040)
  60. #define U300_TIMER_APP_OSTS_IRQ_PENDING_IND (0x00000080)
  61. /* OS Timer Current Count Register 32bit (R/-) */
  62. #define U300_TIMER_APP_OSTCC (0x0014)
  63. /* OS Timer Terminal Count Register 32bit (R/W) */
  64. #define U300_TIMER_APP_OSTTC (0x0018)
  65. /* OS Timer Interrupt Enable Register 32bit (-/W) */
  66. #define U300_TIMER_APP_OSTIE (0x001c)
  67. #define U300_TIMER_APP_OSTIE_IRQ_DISABLE (0x00000000)
  68. #define U300_TIMER_APP_OSTIE_IRQ_ENABLE (0x00000001)
  69. /* OS Timer Interrupt Acknowledge Register 32bit (-/W) */
  70. #define U300_TIMER_APP_OSTIA (0x0020)
  71. #define U300_TIMER_APP_OSTIA_IRQ_ACK (0x00000080)
  72. /* Reset DD Timer 32bit (-/W) */
  73. #define U300_TIMER_APP_RDDT (0x0040)
  74. #define U300_TIMER_APP_RDDT_TIMER_RESET (0x00000000)
  75. /* Enable DD Timer 32bit (-/W) */
  76. #define U300_TIMER_APP_EDDT (0x0044)
  77. #define U300_TIMER_APP_EDDT_TIMER_ENABLE (0x00000000)
  78. /* Disable DD Timer 32bit (-/W) */
  79. #define U300_TIMER_APP_DDDT (0x0048)
  80. #define U300_TIMER_APP_DDDT_TIMER_DISABLE (0x00000000)
  81. /* DD Timer Mode Register 32bit (-/W) */
  82. #define U300_TIMER_APP_SDDTM (0x004c)
  83. #define U300_TIMER_APP_SDDTM_MODE_CONTINUOUS (0x00000000)
  84. #define U300_TIMER_APP_SDDTM_MODE_ONE_SHOT (0x00000001)
  85. /* DD Timer Status Register 32bit (R/-) */
  86. #define U300_TIMER_APP_DDTS (0x0050)
  87. #define U300_TIMER_APP_DDTS_TIMER_STATE_MASK (0x0000000F)
  88. #define U300_TIMER_APP_DDTS_TIMER_STATE_IDLE (0x00000001)
  89. #define U300_TIMER_APP_DDTS_TIMER_STATE_ACTIVE (0x00000002)
  90. #define U300_TIMER_APP_DDTS_ENABLE_IND (0x00000010)
  91. #define U300_TIMER_APP_DDTS_MODE_MASK (0x00000020)
  92. #define U300_TIMER_APP_DDTS_MODE_CONTINUOUS (0x00000000)
  93. #define U300_TIMER_APP_DDTS_MODE_ONE_SHOT (0x00000020)
  94. #define U300_TIMER_APP_DDTS_IRQ_ENABLED_IND (0x00000040)
  95. #define U300_TIMER_APP_DDTS_IRQ_PENDING_IND (0x00000080)
  96. /* DD Timer Current Count Register 32bit (R/-) */
  97. #define U300_TIMER_APP_DDTCC (0x0054)
  98. /* DD Timer Terminal Count Register 32bit (R/W) */
  99. #define U300_TIMER_APP_DDTTC (0x0058)
  100. /* DD Timer Interrupt Enable Register 32bit (-/W) */
  101. #define U300_TIMER_APP_DDTIE (0x005c)
  102. #define U300_TIMER_APP_DDTIE_IRQ_DISABLE (0x00000000)
  103. #define U300_TIMER_APP_DDTIE_IRQ_ENABLE (0x00000001)
  104. /* DD Timer Interrupt Acknowledge Register 32bit (-/W) */
  105. #define U300_TIMER_APP_DDTIA (0x0060)
  106. #define U300_TIMER_APP_DDTIA_IRQ_ACK (0x00000080)
  107. /* Reset GP1 Timer 32bit (-/W) */
  108. #define U300_TIMER_APP_RGPT1 (0x0080)
  109. #define U300_TIMER_APP_RGPT1_TIMER_RESET (0x00000000)
  110. /* Enable GP1 Timer 32bit (-/W) */
  111. #define U300_TIMER_APP_EGPT1 (0x0084)
  112. #define U300_TIMER_APP_EGPT1_TIMER_ENABLE (0x00000000)
  113. /* Disable GP1 Timer 32bit (-/W) */
  114. #define U300_TIMER_APP_DGPT1 (0x0088)
  115. #define U300_TIMER_APP_DGPT1_TIMER_DISABLE (0x00000000)
  116. /* GP1 Timer Mode Register 32bit (-/W) */
  117. #define U300_TIMER_APP_SGPT1M (0x008c)
  118. #define U300_TIMER_APP_SGPT1M_MODE_CONTINUOUS (0x00000000)
  119. #define U300_TIMER_APP_SGPT1M_MODE_ONE_SHOT (0x00000001)
  120. /* GP1 Timer Status Register 32bit (R/-) */
  121. #define U300_TIMER_APP_GPT1S (0x0090)
  122. #define U300_TIMER_APP_GPT1S_TIMER_STATE_MASK (0x0000000F)
  123. #define U300_TIMER_APP_GPT1S_TIMER_STATE_IDLE (0x00000001)
  124. #define U300_TIMER_APP_GPT1S_TIMER_STATE_ACTIVE (0x00000002)
  125. #define U300_TIMER_APP_GPT1S_ENABLE_IND (0x00000010)
  126. #define U300_TIMER_APP_GPT1S_MODE_MASK (0x00000020)
  127. #define U300_TIMER_APP_GPT1S_MODE_CONTINUOUS (0x00000000)
  128. #define U300_TIMER_APP_GPT1S_MODE_ONE_SHOT (0x00000020)
  129. #define U300_TIMER_APP_GPT1S_IRQ_ENABLED_IND (0x00000040)
  130. #define U300_TIMER_APP_GPT1S_IRQ_PENDING_IND (0x00000080)
  131. /* GP1 Timer Current Count Register 32bit (R/-) */
  132. #define U300_TIMER_APP_GPT1CC (0x0094)
  133. /* GP1 Timer Terminal Count Register 32bit (R/W) */
  134. #define U300_TIMER_APP_GPT1TC (0x0098)
  135. /* GP1 Timer Interrupt Enable Register 32bit (-/W) */
  136. #define U300_TIMER_APP_GPT1IE (0x009c)
  137. #define U300_TIMER_APP_GPT1IE_IRQ_DISABLE (0x00000000)
  138. #define U300_TIMER_APP_GPT1IE_IRQ_ENABLE (0x00000001)
  139. /* GP1 Timer Interrupt Acknowledge Register 32bit (-/W) */
  140. #define U300_TIMER_APP_GPT1IA (0x00a0)
  141. #define U300_TIMER_APP_GPT1IA_IRQ_ACK (0x00000080)
  142. /* Reset GP2 Timer 32bit (-/W) */
  143. #define U300_TIMER_APP_RGPT2 (0x00c0)
  144. #define U300_TIMER_APP_RGPT2_TIMER_RESET (0x00000000)
  145. /* Enable GP2 Timer 32bit (-/W) */
  146. #define U300_TIMER_APP_EGPT2 (0x00c4)
  147. #define U300_TIMER_APP_EGPT2_TIMER_ENABLE (0x00000000)
  148. /* Disable GP2 Timer 32bit (-/W) */
  149. #define U300_TIMER_APP_DGPT2 (0x00c8)
  150. #define U300_TIMER_APP_DGPT2_TIMER_DISABLE (0x00000000)
  151. /* GP2 Timer Mode Register 32bit (-/W) */
  152. #define U300_TIMER_APP_SGPT2M (0x00cc)
  153. #define U300_TIMER_APP_SGPT2M_MODE_CONTINUOUS (0x00000000)
  154. #define U300_TIMER_APP_SGPT2M_MODE_ONE_SHOT (0x00000001)
  155. /* GP2 Timer Status Register 32bit (R/-) */
  156. #define U300_TIMER_APP_GPT2S (0x00d0)
  157. #define U300_TIMER_APP_GPT2S_TIMER_STATE_MASK (0x0000000F)
  158. #define U300_TIMER_APP_GPT2S_TIMER_STATE_IDLE (0x00000001)
  159. #define U300_TIMER_APP_GPT2S_TIMER_STATE_ACTIVE (0x00000002)
  160. #define U300_TIMER_APP_GPT2S_ENABLE_IND (0x00000010)
  161. #define U300_TIMER_APP_GPT2S_MODE_MASK (0x00000020)
  162. #define U300_TIMER_APP_GPT2S_MODE_CONTINUOUS (0x00000000)
  163. #define U300_TIMER_APP_GPT2S_MODE_ONE_SHOT (0x00000020)
  164. #define U300_TIMER_APP_GPT2S_IRQ_ENABLED_IND (0x00000040)
  165. #define U300_TIMER_APP_GPT2S_IRQ_PENDING_IND (0x00000080)
  166. /* GP2 Timer Current Count Register 32bit (R/-) */
  167. #define U300_TIMER_APP_GPT2CC (0x00d4)
  168. /* GP2 Timer Terminal Count Register 32bit (R/W) */
  169. #define U300_TIMER_APP_GPT2TC (0x00d8)
  170. /* GP2 Timer Interrupt Enable Register 32bit (-/W) */
  171. #define U300_TIMER_APP_GPT2IE (0x00dc)
  172. #define U300_TIMER_APP_GPT2IE_IRQ_DISABLE (0x00000000)
  173. #define U300_TIMER_APP_GPT2IE_IRQ_ENABLE (0x00000001)
  174. /* GP2 Timer Interrupt Acknowledge Register 32bit (-/W) */
  175. #define U300_TIMER_APP_GPT2IA (0x00e0)
  176. #define U300_TIMER_APP_GPT2IA_IRQ_ACK (0x00000080)
  177. /* Clock request control register - all four timers */
  178. #define U300_TIMER_APP_CRC (0x100)
  179. #define U300_TIMER_APP_CRC_CLOCK_REQUEST_ENABLE (0x00000001)
  180. #define TICKS_PER_JIFFY ((CLOCK_TICK_RATE + (HZ/2)) / HZ)
  181. #define US_PER_TICK ((1000000 + (HZ/2)) / HZ)
  182. /*
  183. * The u300_set_mode() function is always called first, if we
  184. * have oneshot timer active, the oneshot scheduling function
  185. * u300_set_next_event() is called immediately after.
  186. */
  187. static void u300_set_mode(enum clock_event_mode mode,
  188. struct clock_event_device *evt)
  189. {
  190. switch (mode) {
  191. case CLOCK_EVT_MODE_PERIODIC:
  192. /* Disable interrupts on GPT1 */
  193. writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
  194. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  195. /* Disable GP1 while we're reprogramming it. */
  196. writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
  197. U300_TIMER_APP_VBASE + U300_TIMER_APP_DGPT1);
  198. /*
  199. * Set the periodic mode to a certain number of ticks per
  200. * jiffy.
  201. */
  202. writel(TICKS_PER_JIFFY,
  203. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1TC);
  204. /*
  205. * Set continuous mode, so the timer keeps triggering
  206. * interrupts.
  207. */
  208. writel(U300_TIMER_APP_SGPT1M_MODE_CONTINUOUS,
  209. U300_TIMER_APP_VBASE + U300_TIMER_APP_SGPT1M);
  210. /* Enable timer interrupts */
  211. writel(U300_TIMER_APP_GPT1IE_IRQ_ENABLE,
  212. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  213. /* Then enable the OS timer again */
  214. writel(U300_TIMER_APP_EGPT1_TIMER_ENABLE,
  215. U300_TIMER_APP_VBASE + U300_TIMER_APP_EGPT1);
  216. break;
  217. case CLOCK_EVT_MODE_ONESHOT:
  218. /* Just break; here? */
  219. /*
  220. * The actual event will be programmed by the next event hook,
  221. * so we just set a dummy value somewhere at the end of the
  222. * universe here.
  223. */
  224. /* Disable interrupts on GPT1 */
  225. writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
  226. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  227. /* Disable GP1 while we're reprogramming it. */
  228. writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
  229. U300_TIMER_APP_VBASE + U300_TIMER_APP_DGPT1);
  230. /*
  231. * Expire far in the future, u300_set_next_event() will be
  232. * called soon...
  233. */
  234. writel(0xFFFFFFFF, U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1TC);
  235. /* We run one shot per tick here! */
  236. writel(U300_TIMER_APP_SGPT1M_MODE_ONE_SHOT,
  237. U300_TIMER_APP_VBASE + U300_TIMER_APP_SGPT1M);
  238. /* Enable interrupts for this timer */
  239. writel(U300_TIMER_APP_GPT1IE_IRQ_ENABLE,
  240. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  241. /* Enable timer */
  242. writel(U300_TIMER_APP_EGPT1_TIMER_ENABLE,
  243. U300_TIMER_APP_VBASE + U300_TIMER_APP_EGPT1);
  244. break;
  245. case CLOCK_EVT_MODE_UNUSED:
  246. case CLOCK_EVT_MODE_SHUTDOWN:
  247. /* Disable interrupts on GP1 */
  248. writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
  249. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  250. /* Disable GP1 */
  251. writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
  252. U300_TIMER_APP_VBASE + U300_TIMER_APP_DGPT1);
  253. break;
  254. case CLOCK_EVT_MODE_RESUME:
  255. /* Ignore this call */
  256. break;
  257. }
  258. }
  259. /*
  260. * The app timer in one shot mode obviously has to be reprogrammed
  261. * in EXACTLY this sequence to work properly. Do NOT try to e.g. replace
  262. * the interrupt disable + timer disable commands with a reset command,
  263. * it will fail miserably. Apparently (and I found this the hard way)
  264. * the timer is very sensitive to the instruction order, though you don't
  265. * get that impression from the data sheet.
  266. */
  267. static int u300_set_next_event(unsigned long cycles,
  268. struct clock_event_device *evt)
  269. {
  270. /* Disable interrupts on GPT1 */
  271. writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
  272. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  273. /* Disable GP1 while we're reprogramming it. */
  274. writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
  275. U300_TIMER_APP_VBASE + U300_TIMER_APP_DGPT1);
  276. /* Reset the General Purpose timer 1. */
  277. writel(U300_TIMER_APP_RGPT1_TIMER_RESET,
  278. U300_TIMER_APP_VBASE + U300_TIMER_APP_RGPT1);
  279. /* IRQ in n * cycles */
  280. writel(cycles, U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1TC);
  281. /*
  282. * We run one shot per tick here! (This is necessary to reconfigure,
  283. * the timer will tilt if you don't!)
  284. */
  285. writel(U300_TIMER_APP_SGPT1M_MODE_ONE_SHOT,
  286. U300_TIMER_APP_VBASE + U300_TIMER_APP_SGPT1M);
  287. /* Enable timer interrupts */
  288. writel(U300_TIMER_APP_GPT1IE_IRQ_ENABLE,
  289. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IE);
  290. /* Then enable the OS timer again */
  291. writel(U300_TIMER_APP_EGPT1_TIMER_ENABLE,
  292. U300_TIMER_APP_VBASE + U300_TIMER_APP_EGPT1);
  293. return 0;
  294. }
  295. /* Use general purpose timer 1 as clock event */
  296. static struct clock_event_device clockevent_u300_1mhz = {
  297. .name = "GPT1",
  298. .rating = 300, /* Reasonably fast and accurate clock event */
  299. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  300. .set_next_event = u300_set_next_event,
  301. .set_mode = u300_set_mode,
  302. };
  303. /* Clock event timer interrupt handler */
  304. static irqreturn_t u300_timer_interrupt(int irq, void *dev_id)
  305. {
  306. struct clock_event_device *evt = &clockevent_u300_1mhz;
  307. /* ACK/Clear timer IRQ for the APP GPT1 Timer */
  308. writel(U300_TIMER_APP_GPT1IA_IRQ_ACK,
  309. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT1IA);
  310. evt->event_handler(evt);
  311. return IRQ_HANDLED;
  312. }
  313. static struct irqaction u300_timer_irq = {
  314. .name = "U300 Timer Tick",
  315. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  316. .handler = u300_timer_interrupt,
  317. };
  318. /*
  319. * Override the global weak sched_clock symbol with this
  320. * local implementation which uses the clocksource to get some
  321. * better resolution when scheduling the kernel. We accept that
  322. * this wraps around for now, since it is just a relative time
  323. * stamp. (Inspired by OMAP implementation.)
  324. */
  325. static DEFINE_CLOCK_DATA(cd);
  326. unsigned long long notrace sched_clock(void)
  327. {
  328. u32 cyc = readl(U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT2CC);
  329. return cyc_to_sched_clock(&cd, cyc, (u32)~0);
  330. }
  331. static void notrace u300_update_sched_clock(void)
  332. {
  333. u32 cyc = readl(U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT2CC);
  334. update_sched_clock(&cd, cyc, (u32)~0);
  335. }
  336. /*
  337. * This sets up the system timers, clock source and clock event.
  338. */
  339. static void __init u300_timer_init(void)
  340. {
  341. struct clk *clk;
  342. unsigned long rate;
  343. /* Clock the interrupt controller */
  344. clk = clk_get_sys("apptimer", NULL);
  345. BUG_ON(IS_ERR(clk));
  346. clk_enable(clk);
  347. rate = clk_get_rate(clk);
  348. init_sched_clock(&cd, u300_update_sched_clock, 32, rate);
  349. /*
  350. * Disable the "OS" and "DD" timers - these are designed for Symbian!
  351. * Example usage in cnh1601578 cpu subsystem pd_timer_app.c
  352. */
  353. writel(U300_TIMER_APP_CRC_CLOCK_REQUEST_ENABLE,
  354. U300_TIMER_APP_VBASE + U300_TIMER_APP_CRC);
  355. writel(U300_TIMER_APP_ROST_TIMER_RESET,
  356. U300_TIMER_APP_VBASE + U300_TIMER_APP_ROST);
  357. writel(U300_TIMER_APP_DOST_TIMER_DISABLE,
  358. U300_TIMER_APP_VBASE + U300_TIMER_APP_DOST);
  359. writel(U300_TIMER_APP_RDDT_TIMER_RESET,
  360. U300_TIMER_APP_VBASE + U300_TIMER_APP_RDDT);
  361. writel(U300_TIMER_APP_DDDT_TIMER_DISABLE,
  362. U300_TIMER_APP_VBASE + U300_TIMER_APP_DDDT);
  363. /* Reset the General Purpose timer 1. */
  364. writel(U300_TIMER_APP_RGPT1_TIMER_RESET,
  365. U300_TIMER_APP_VBASE + U300_TIMER_APP_RGPT1);
  366. /* Set up the IRQ handler */
  367. setup_irq(IRQ_U300_TIMER_APP_GP1, &u300_timer_irq);
  368. /* Reset the General Purpose timer 2 */
  369. writel(U300_TIMER_APP_RGPT2_TIMER_RESET,
  370. U300_TIMER_APP_VBASE + U300_TIMER_APP_RGPT2);
  371. /* Set this timer to run around forever */
  372. writel(0xFFFFFFFFU, U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT2TC);
  373. /* Set continuous mode so it wraps around */
  374. writel(U300_TIMER_APP_SGPT2M_MODE_CONTINUOUS,
  375. U300_TIMER_APP_VBASE + U300_TIMER_APP_SGPT2M);
  376. /* Disable timer interrupts */
  377. writel(U300_TIMER_APP_GPT2IE_IRQ_DISABLE,
  378. U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT2IE);
  379. /* Then enable the GP2 timer to use as a free running us counter */
  380. writel(U300_TIMER_APP_EGPT2_TIMER_ENABLE,
  381. U300_TIMER_APP_VBASE + U300_TIMER_APP_EGPT2);
  382. /* Use general purpose timer 2 as clock source */
  383. if (clocksource_mmio_init(U300_TIMER_APP_VBASE + U300_TIMER_APP_GPT2CC,
  384. "GPT2", rate, 300, 32, clocksource_mmio_readl_up))
  385. pr_err("timer: failed to initialize U300 clock source\n");
  386. clockevents_calc_mult_shift(&clockevent_u300_1mhz,
  387. rate, APPTIMER_MIN_RANGE);
  388. /* 32bit counter, so 32bits delta is max */
  389. clockevent_u300_1mhz.max_delta_ns =
  390. clockevent_delta2ns(0xffffffff, &clockevent_u300_1mhz);
  391. /* This timer is slow enough to set for 1 cycle == 1 MHz */
  392. clockevent_u300_1mhz.min_delta_ns =
  393. clockevent_delta2ns(1, &clockevent_u300_1mhz);
  394. clockevent_u300_1mhz.cpumask = cpumask_of(0);
  395. clockevents_register_device(&clockevent_u300_1mhz);
  396. /*
  397. * TODO: init and register the rest of the timers too, they can be
  398. * used by hrtimers!
  399. */
  400. }
  401. /*
  402. * Very simple system timer that only register the clock event and
  403. * clock source.
  404. */
  405. struct sys_timer u300_timer = {
  406. .init = u300_timer_init,
  407. };