clock.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. .id = -1,
  35. },
  36. .sources = &clk_src_apll,
  37. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  38. };
  39. static struct clksrc_clk clk_mout_epll = {
  40. .clk = {
  41. .name = "mout_epll",
  42. .id = -1,
  43. },
  44. .sources = &clk_src_epll,
  45. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  46. };
  47. static struct clksrc_clk clk_mout_mpll = {
  48. .clk = {
  49. .name = "mout_mpll",
  50. .id = -1,
  51. },
  52. .sources = &clk_src_mpll,
  53. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  54. };
  55. static struct clk *clkset_armclk_list[] = {
  56. [0] = &clk_mout_apll.clk,
  57. [1] = &clk_mout_mpll.clk,
  58. };
  59. static struct clksrc_sources clkset_armclk = {
  60. .sources = clkset_armclk_list,
  61. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  62. };
  63. static struct clksrc_clk clk_armclk = {
  64. .clk = {
  65. .name = "armclk",
  66. .id = -1,
  67. },
  68. .sources = &clkset_armclk,
  69. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  70. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  71. };
  72. static struct clksrc_clk clk_hclk_msys = {
  73. .clk = {
  74. .name = "hclk_msys",
  75. .id = -1,
  76. .parent = &clk_armclk.clk,
  77. },
  78. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  79. };
  80. static struct clksrc_clk clk_pclk_msys = {
  81. .clk = {
  82. .name = "pclk_msys",
  83. .id = -1,
  84. .parent = &clk_hclk_msys.clk,
  85. },
  86. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  87. };
  88. static struct clksrc_clk clk_sclk_a2m = {
  89. .clk = {
  90. .name = "sclk_a2m",
  91. .id = -1,
  92. .parent = &clk_mout_apll.clk,
  93. },
  94. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  95. };
  96. static struct clk *clkset_hclk_sys_list[] = {
  97. [0] = &clk_mout_mpll.clk,
  98. [1] = &clk_sclk_a2m.clk,
  99. };
  100. static struct clksrc_sources clkset_hclk_sys = {
  101. .sources = clkset_hclk_sys_list,
  102. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  103. };
  104. static struct clksrc_clk clk_hclk_dsys = {
  105. .clk = {
  106. .name = "hclk_dsys",
  107. .id = -1,
  108. },
  109. .sources = &clkset_hclk_sys,
  110. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  111. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  112. };
  113. static struct clksrc_clk clk_pclk_dsys = {
  114. .clk = {
  115. .name = "pclk_dsys",
  116. .id = -1,
  117. .parent = &clk_hclk_dsys.clk,
  118. },
  119. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  120. };
  121. static struct clksrc_clk clk_hclk_psys = {
  122. .clk = {
  123. .name = "hclk_psys",
  124. .id = -1,
  125. },
  126. .sources = &clkset_hclk_sys,
  127. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  128. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  129. };
  130. static struct clksrc_clk clk_pclk_psys = {
  131. .clk = {
  132. .name = "pclk_psys",
  133. .id = -1,
  134. .parent = &clk_hclk_psys.clk,
  135. },
  136. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  137. };
  138. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  141. }
  142. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  145. }
  146. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  149. }
  150. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  153. }
  154. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  157. }
  158. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  161. }
  162. static struct clk clk_sclk_hdmi27m = {
  163. .name = "sclk_hdmi27m",
  164. .id = -1,
  165. .rate = 27000000,
  166. };
  167. static struct clk clk_sclk_hdmiphy = {
  168. .name = "sclk_hdmiphy",
  169. .id = -1,
  170. };
  171. static struct clk clk_sclk_usbphy0 = {
  172. .name = "sclk_usbphy0",
  173. .id = -1,
  174. };
  175. static struct clk clk_sclk_usbphy1 = {
  176. .name = "sclk_usbphy1",
  177. .id = -1,
  178. };
  179. static struct clk clk_pcmcdclk0 = {
  180. .name = "pcmcdclk",
  181. .id = -1,
  182. };
  183. static struct clk clk_pcmcdclk1 = {
  184. .name = "pcmcdclk",
  185. .id = -1,
  186. };
  187. static struct clk clk_pcmcdclk2 = {
  188. .name = "pcmcdclk",
  189. .id = -1,
  190. };
  191. static struct clk *clkset_vpllsrc_list[] = {
  192. [0] = &clk_fin_vpll,
  193. [1] = &clk_sclk_hdmi27m,
  194. };
  195. static struct clksrc_sources clkset_vpllsrc = {
  196. .sources = clkset_vpllsrc_list,
  197. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  198. };
  199. static struct clksrc_clk clk_vpllsrc = {
  200. .clk = {
  201. .name = "vpll_src",
  202. .id = -1,
  203. .enable = s5pv210_clk_mask0_ctrl,
  204. .ctrlbit = (1 << 7),
  205. },
  206. .sources = &clkset_vpllsrc,
  207. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  208. };
  209. static struct clk *clkset_sclk_vpll_list[] = {
  210. [0] = &clk_vpllsrc.clk,
  211. [1] = &clk_fout_vpll,
  212. };
  213. static struct clksrc_sources clkset_sclk_vpll = {
  214. .sources = clkset_sclk_vpll_list,
  215. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  216. };
  217. static struct clksrc_clk clk_sclk_vpll = {
  218. .clk = {
  219. .name = "sclk_vpll",
  220. .id = -1,
  221. },
  222. .sources = &clkset_sclk_vpll,
  223. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  224. };
  225. static struct clk *clkset_moutdmc0src_list[] = {
  226. [0] = &clk_sclk_a2m.clk,
  227. [1] = &clk_mout_mpll.clk,
  228. [2] = NULL,
  229. [3] = NULL,
  230. };
  231. static struct clksrc_sources clkset_moutdmc0src = {
  232. .sources = clkset_moutdmc0src_list,
  233. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  234. };
  235. static struct clksrc_clk clk_mout_dmc0 = {
  236. .clk = {
  237. .name = "mout_dmc0",
  238. .id = -1,
  239. },
  240. .sources = &clkset_moutdmc0src,
  241. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  242. };
  243. static struct clksrc_clk clk_sclk_dmc0 = {
  244. .clk = {
  245. .name = "sclk_dmc0",
  246. .id = -1,
  247. .parent = &clk_mout_dmc0.clk,
  248. },
  249. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  250. };
  251. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  252. {
  253. return clk_get_rate(clk->parent) / 2;
  254. }
  255. static struct clk_ops clk_hclk_imem_ops = {
  256. .get_rate = s5pv210_clk_imem_get_rate,
  257. };
  258. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  259. {
  260. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  261. }
  262. static struct clk_ops clk_fout_apll_ops = {
  263. .get_rate = s5pv210_clk_fout_apll_get_rate,
  264. };
  265. static struct clk init_clocks_off[] = {
  266. {
  267. .name = "pdma",
  268. .id = 0,
  269. .parent = &clk_hclk_psys.clk,
  270. .enable = s5pv210_clk_ip0_ctrl,
  271. .ctrlbit = (1 << 3),
  272. }, {
  273. .name = "pdma",
  274. .id = 1,
  275. .parent = &clk_hclk_psys.clk,
  276. .enable = s5pv210_clk_ip0_ctrl,
  277. .ctrlbit = (1 << 4),
  278. }, {
  279. .name = "rot",
  280. .id = -1,
  281. .parent = &clk_hclk_dsys.clk,
  282. .enable = s5pv210_clk_ip0_ctrl,
  283. .ctrlbit = (1<<29),
  284. }, {
  285. .name = "fimc",
  286. .id = 0,
  287. .parent = &clk_hclk_dsys.clk,
  288. .enable = s5pv210_clk_ip0_ctrl,
  289. .ctrlbit = (1 << 24),
  290. }, {
  291. .name = "fimc",
  292. .id = 1,
  293. .parent = &clk_hclk_dsys.clk,
  294. .enable = s5pv210_clk_ip0_ctrl,
  295. .ctrlbit = (1 << 25),
  296. }, {
  297. .name = "fimc",
  298. .id = 2,
  299. .parent = &clk_hclk_dsys.clk,
  300. .enable = s5pv210_clk_ip0_ctrl,
  301. .ctrlbit = (1 << 26),
  302. }, {
  303. .name = "otg",
  304. .id = -1,
  305. .parent = &clk_hclk_psys.clk,
  306. .enable = s5pv210_clk_ip1_ctrl,
  307. .ctrlbit = (1<<16),
  308. }, {
  309. .name = "usb-host",
  310. .id = -1,
  311. .parent = &clk_hclk_psys.clk,
  312. .enable = s5pv210_clk_ip1_ctrl,
  313. .ctrlbit = (1<<17),
  314. }, {
  315. .name = "lcd",
  316. .id = -1,
  317. .parent = &clk_hclk_dsys.clk,
  318. .enable = s5pv210_clk_ip1_ctrl,
  319. .ctrlbit = (1<<0),
  320. }, {
  321. .name = "cfcon",
  322. .id = 0,
  323. .parent = &clk_hclk_psys.clk,
  324. .enable = s5pv210_clk_ip1_ctrl,
  325. .ctrlbit = (1<<25),
  326. }, {
  327. .name = "hsmmc",
  328. .id = 0,
  329. .parent = &clk_hclk_psys.clk,
  330. .enable = s5pv210_clk_ip2_ctrl,
  331. .ctrlbit = (1<<16),
  332. }, {
  333. .name = "hsmmc",
  334. .id = 1,
  335. .parent = &clk_hclk_psys.clk,
  336. .enable = s5pv210_clk_ip2_ctrl,
  337. .ctrlbit = (1<<17),
  338. }, {
  339. .name = "hsmmc",
  340. .id = 2,
  341. .parent = &clk_hclk_psys.clk,
  342. .enable = s5pv210_clk_ip2_ctrl,
  343. .ctrlbit = (1<<18),
  344. }, {
  345. .name = "hsmmc",
  346. .id = 3,
  347. .parent = &clk_hclk_psys.clk,
  348. .enable = s5pv210_clk_ip2_ctrl,
  349. .ctrlbit = (1<<19),
  350. }, {
  351. .name = "systimer",
  352. .id = -1,
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1<<16),
  356. }, {
  357. .name = "watchdog",
  358. .id = -1,
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<22),
  362. }, {
  363. .name = "rtc",
  364. .id = -1,
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<15),
  368. }, {
  369. .name = "i2c",
  370. .id = 0,
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<7),
  374. }, {
  375. .name = "i2c",
  376. .id = 1,
  377. .parent = &clk_pclk_psys.clk,
  378. .enable = s5pv210_clk_ip3_ctrl,
  379. .ctrlbit = (1 << 10),
  380. }, {
  381. .name = "i2c",
  382. .id = 2,
  383. .parent = &clk_pclk_psys.clk,
  384. .enable = s5pv210_clk_ip3_ctrl,
  385. .ctrlbit = (1<<9),
  386. }, {
  387. .name = "spi",
  388. .id = 0,
  389. .parent = &clk_pclk_psys.clk,
  390. .enable = s5pv210_clk_ip3_ctrl,
  391. .ctrlbit = (1<<12),
  392. }, {
  393. .name = "spi",
  394. .id = 1,
  395. .parent = &clk_pclk_psys.clk,
  396. .enable = s5pv210_clk_ip3_ctrl,
  397. .ctrlbit = (1<<13),
  398. }, {
  399. .name = "spi",
  400. .id = 2,
  401. .parent = &clk_pclk_psys.clk,
  402. .enable = s5pv210_clk_ip3_ctrl,
  403. .ctrlbit = (1<<14),
  404. }, {
  405. .name = "timers",
  406. .id = -1,
  407. .parent = &clk_pclk_psys.clk,
  408. .enable = s5pv210_clk_ip3_ctrl,
  409. .ctrlbit = (1<<23),
  410. }, {
  411. .name = "adc",
  412. .id = -1,
  413. .parent = &clk_pclk_psys.clk,
  414. .enable = s5pv210_clk_ip3_ctrl,
  415. .ctrlbit = (1<<24),
  416. }, {
  417. .name = "keypad",
  418. .id = -1,
  419. .parent = &clk_pclk_psys.clk,
  420. .enable = s5pv210_clk_ip3_ctrl,
  421. .ctrlbit = (1<<21),
  422. }, {
  423. .name = "iis",
  424. .id = 0,
  425. .parent = &clk_p,
  426. .enable = s5pv210_clk_ip3_ctrl,
  427. .ctrlbit = (1<<4),
  428. }, {
  429. .name = "iis",
  430. .id = 1,
  431. .parent = &clk_p,
  432. .enable = s5pv210_clk_ip3_ctrl,
  433. .ctrlbit = (1 << 5),
  434. }, {
  435. .name = "iis",
  436. .id = 2,
  437. .parent = &clk_p,
  438. .enable = s5pv210_clk_ip3_ctrl,
  439. .ctrlbit = (1 << 6),
  440. }, {
  441. .name = "spdif",
  442. .id = -1,
  443. .parent = &clk_p,
  444. .enable = s5pv210_clk_ip3_ctrl,
  445. .ctrlbit = (1 << 0),
  446. },
  447. };
  448. static struct clk init_clocks[] = {
  449. {
  450. .name = "hclk_imem",
  451. .id = -1,
  452. .parent = &clk_hclk_msys.clk,
  453. .ctrlbit = (1 << 5),
  454. .enable = s5pv210_clk_ip0_ctrl,
  455. .ops = &clk_hclk_imem_ops,
  456. }, {
  457. .name = "uart",
  458. .id = 0,
  459. .parent = &clk_pclk_psys.clk,
  460. .enable = s5pv210_clk_ip3_ctrl,
  461. .ctrlbit = (1 << 17),
  462. }, {
  463. .name = "uart",
  464. .id = 1,
  465. .parent = &clk_pclk_psys.clk,
  466. .enable = s5pv210_clk_ip3_ctrl,
  467. .ctrlbit = (1 << 18),
  468. }, {
  469. .name = "uart",
  470. .id = 2,
  471. .parent = &clk_pclk_psys.clk,
  472. .enable = s5pv210_clk_ip3_ctrl,
  473. .ctrlbit = (1 << 19),
  474. }, {
  475. .name = "uart",
  476. .id = 3,
  477. .parent = &clk_pclk_psys.clk,
  478. .enable = s5pv210_clk_ip3_ctrl,
  479. .ctrlbit = (1 << 20),
  480. }, {
  481. .name = "sromc",
  482. .id = -1,
  483. .parent = &clk_hclk_psys.clk,
  484. .enable = s5pv210_clk_ip1_ctrl,
  485. .ctrlbit = (1 << 26),
  486. },
  487. };
  488. static struct clk *clkset_uart_list[] = {
  489. [6] = &clk_mout_mpll.clk,
  490. [7] = &clk_mout_epll.clk,
  491. };
  492. static struct clksrc_sources clkset_uart = {
  493. .sources = clkset_uart_list,
  494. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  495. };
  496. static struct clk *clkset_group1_list[] = {
  497. [0] = &clk_sclk_a2m.clk,
  498. [1] = &clk_mout_mpll.clk,
  499. [2] = &clk_mout_epll.clk,
  500. [3] = &clk_sclk_vpll.clk,
  501. };
  502. static struct clksrc_sources clkset_group1 = {
  503. .sources = clkset_group1_list,
  504. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  505. };
  506. static struct clk *clkset_sclk_onenand_list[] = {
  507. [0] = &clk_hclk_psys.clk,
  508. [1] = &clk_hclk_dsys.clk,
  509. };
  510. static struct clksrc_sources clkset_sclk_onenand = {
  511. .sources = clkset_sclk_onenand_list,
  512. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  513. };
  514. static struct clk *clkset_sclk_dac_list[] = {
  515. [0] = &clk_sclk_vpll.clk,
  516. [1] = &clk_sclk_hdmiphy,
  517. };
  518. static struct clksrc_sources clkset_sclk_dac = {
  519. .sources = clkset_sclk_dac_list,
  520. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  521. };
  522. static struct clksrc_clk clk_sclk_dac = {
  523. .clk = {
  524. .name = "sclk_dac",
  525. .id = -1,
  526. .enable = s5pv210_clk_mask0_ctrl,
  527. .ctrlbit = (1 << 2),
  528. },
  529. .sources = &clkset_sclk_dac,
  530. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  531. };
  532. static struct clksrc_clk clk_sclk_pixel = {
  533. .clk = {
  534. .name = "sclk_pixel",
  535. .id = -1,
  536. .parent = &clk_sclk_vpll.clk,
  537. },
  538. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  539. };
  540. static struct clk *clkset_sclk_hdmi_list[] = {
  541. [0] = &clk_sclk_pixel.clk,
  542. [1] = &clk_sclk_hdmiphy,
  543. };
  544. static struct clksrc_sources clkset_sclk_hdmi = {
  545. .sources = clkset_sclk_hdmi_list,
  546. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  547. };
  548. static struct clksrc_clk clk_sclk_hdmi = {
  549. .clk = {
  550. .name = "sclk_hdmi",
  551. .id = -1,
  552. .enable = s5pv210_clk_mask0_ctrl,
  553. .ctrlbit = (1 << 0),
  554. },
  555. .sources = &clkset_sclk_hdmi,
  556. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  557. };
  558. static struct clk *clkset_sclk_mixer_list[] = {
  559. [0] = &clk_sclk_dac.clk,
  560. [1] = &clk_sclk_hdmi.clk,
  561. };
  562. static struct clksrc_sources clkset_sclk_mixer = {
  563. .sources = clkset_sclk_mixer_list,
  564. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  565. };
  566. static struct clk *clkset_sclk_audio0_list[] = {
  567. [0] = &clk_ext_xtal_mux,
  568. [1] = &clk_pcmcdclk0,
  569. [2] = &clk_sclk_hdmi27m,
  570. [3] = &clk_sclk_usbphy0,
  571. [4] = &clk_sclk_usbphy1,
  572. [5] = &clk_sclk_hdmiphy,
  573. [6] = &clk_mout_mpll.clk,
  574. [7] = &clk_mout_epll.clk,
  575. [8] = &clk_sclk_vpll.clk,
  576. };
  577. static struct clksrc_sources clkset_sclk_audio0 = {
  578. .sources = clkset_sclk_audio0_list,
  579. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  580. };
  581. static struct clksrc_clk clk_sclk_audio0 = {
  582. .clk = {
  583. .name = "sclk_audio",
  584. .id = 0,
  585. .enable = s5pv210_clk_mask0_ctrl,
  586. .ctrlbit = (1 << 24),
  587. },
  588. .sources = &clkset_sclk_audio0,
  589. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  590. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  591. };
  592. static struct clk *clkset_sclk_audio1_list[] = {
  593. [0] = &clk_ext_xtal_mux,
  594. [1] = &clk_pcmcdclk1,
  595. [2] = &clk_sclk_hdmi27m,
  596. [3] = &clk_sclk_usbphy0,
  597. [4] = &clk_sclk_usbphy1,
  598. [5] = &clk_sclk_hdmiphy,
  599. [6] = &clk_mout_mpll.clk,
  600. [7] = &clk_mout_epll.clk,
  601. [8] = &clk_sclk_vpll.clk,
  602. };
  603. static struct clksrc_sources clkset_sclk_audio1 = {
  604. .sources = clkset_sclk_audio1_list,
  605. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  606. };
  607. static struct clksrc_clk clk_sclk_audio1 = {
  608. .clk = {
  609. .name = "sclk_audio",
  610. .id = 1,
  611. .enable = s5pv210_clk_mask0_ctrl,
  612. .ctrlbit = (1 << 25),
  613. },
  614. .sources = &clkset_sclk_audio1,
  615. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  616. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  617. };
  618. static struct clk *clkset_sclk_audio2_list[] = {
  619. [0] = &clk_ext_xtal_mux,
  620. [1] = &clk_pcmcdclk0,
  621. [2] = &clk_sclk_hdmi27m,
  622. [3] = &clk_sclk_usbphy0,
  623. [4] = &clk_sclk_usbphy1,
  624. [5] = &clk_sclk_hdmiphy,
  625. [6] = &clk_mout_mpll.clk,
  626. [7] = &clk_mout_epll.clk,
  627. [8] = &clk_sclk_vpll.clk,
  628. };
  629. static struct clksrc_sources clkset_sclk_audio2 = {
  630. .sources = clkset_sclk_audio2_list,
  631. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  632. };
  633. static struct clksrc_clk clk_sclk_audio2 = {
  634. .clk = {
  635. .name = "sclk_audio",
  636. .id = 2,
  637. .enable = s5pv210_clk_mask0_ctrl,
  638. .ctrlbit = (1 << 26),
  639. },
  640. .sources = &clkset_sclk_audio2,
  641. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  642. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  643. };
  644. static struct clk *clkset_sclk_spdif_list[] = {
  645. [0] = &clk_sclk_audio0.clk,
  646. [1] = &clk_sclk_audio1.clk,
  647. [2] = &clk_sclk_audio2.clk,
  648. };
  649. static struct clksrc_sources clkset_sclk_spdif = {
  650. .sources = clkset_sclk_spdif_list,
  651. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  652. };
  653. static int s5pv210_spdif_set_rate(struct clk *clk, unsigned long rate)
  654. {
  655. struct clk *pclk;
  656. int ret;
  657. pclk = clk_get_parent(clk);
  658. if (IS_ERR(pclk))
  659. return -EINVAL;
  660. ret = pclk->ops->set_rate(pclk, rate);
  661. clk_put(pclk);
  662. return ret;
  663. }
  664. static unsigned long s5pv210_spdif_get_rate(struct clk *clk)
  665. {
  666. struct clk *pclk;
  667. int rate;
  668. pclk = clk_get_parent(clk);
  669. if (IS_ERR(pclk))
  670. return -EINVAL;
  671. rate = pclk->ops->get_rate(clk);
  672. clk_put(pclk);
  673. return rate;
  674. }
  675. static struct clk_ops s5pv210_sclk_spdif_ops = {
  676. .set_rate = s5pv210_spdif_set_rate,
  677. .get_rate = s5pv210_spdif_get_rate,
  678. };
  679. static struct clksrc_clk clk_sclk_spdif = {
  680. .clk = {
  681. .name = "sclk_spdif",
  682. .id = -1,
  683. .enable = s5pv210_clk_mask0_ctrl,
  684. .ctrlbit = (1 << 27),
  685. .ops = &s5pv210_sclk_spdif_ops,
  686. },
  687. .sources = &clkset_sclk_spdif,
  688. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  689. };
  690. static struct clk *clkset_group2_list[] = {
  691. [0] = &clk_ext_xtal_mux,
  692. [1] = &clk_xusbxti,
  693. [2] = &clk_sclk_hdmi27m,
  694. [3] = &clk_sclk_usbphy0,
  695. [4] = &clk_sclk_usbphy1,
  696. [5] = &clk_sclk_hdmiphy,
  697. [6] = &clk_mout_mpll.clk,
  698. [7] = &clk_mout_epll.clk,
  699. [8] = &clk_sclk_vpll.clk,
  700. };
  701. static struct clksrc_sources clkset_group2 = {
  702. .sources = clkset_group2_list,
  703. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  704. };
  705. static struct clksrc_clk clksrcs[] = {
  706. {
  707. .clk = {
  708. .name = "sclk_dmc",
  709. .id = -1,
  710. },
  711. .sources = &clkset_group1,
  712. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  713. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  714. }, {
  715. .clk = {
  716. .name = "sclk_onenand",
  717. .id = -1,
  718. },
  719. .sources = &clkset_sclk_onenand,
  720. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  721. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  722. }, {
  723. .clk = {
  724. .name = "uclk1",
  725. .id = 0,
  726. .enable = s5pv210_clk_mask0_ctrl,
  727. .ctrlbit = (1 << 12),
  728. },
  729. .sources = &clkset_uart,
  730. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  731. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  732. }, {
  733. .clk = {
  734. .name = "uclk1",
  735. .id = 1,
  736. .enable = s5pv210_clk_mask0_ctrl,
  737. .ctrlbit = (1 << 13),
  738. },
  739. .sources = &clkset_uart,
  740. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  741. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  742. }, {
  743. .clk = {
  744. .name = "uclk1",
  745. .id = 2,
  746. .enable = s5pv210_clk_mask0_ctrl,
  747. .ctrlbit = (1 << 14),
  748. },
  749. .sources = &clkset_uart,
  750. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  751. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  752. }, {
  753. .clk = {
  754. .name = "uclk1",
  755. .id = 3,
  756. .enable = s5pv210_clk_mask0_ctrl,
  757. .ctrlbit = (1 << 15),
  758. },
  759. .sources = &clkset_uart,
  760. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  761. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  762. }, {
  763. .clk = {
  764. .name = "sclk_mixer",
  765. .id = -1,
  766. .enable = s5pv210_clk_mask0_ctrl,
  767. .ctrlbit = (1 << 1),
  768. },
  769. .sources = &clkset_sclk_mixer,
  770. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  771. }, {
  772. .clk = {
  773. .name = "sclk_fimc",
  774. .id = 0,
  775. .enable = s5pv210_clk_mask1_ctrl,
  776. .ctrlbit = (1 << 2),
  777. },
  778. .sources = &clkset_group2,
  779. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  780. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  781. }, {
  782. .clk = {
  783. .name = "sclk_fimc",
  784. .id = 1,
  785. .enable = s5pv210_clk_mask1_ctrl,
  786. .ctrlbit = (1 << 3),
  787. },
  788. .sources = &clkset_group2,
  789. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  790. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  791. }, {
  792. .clk = {
  793. .name = "sclk_fimc",
  794. .id = 2,
  795. .enable = s5pv210_clk_mask1_ctrl,
  796. .ctrlbit = (1 << 4),
  797. },
  798. .sources = &clkset_group2,
  799. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  800. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  801. }, {
  802. .clk = {
  803. .name = "sclk_cam",
  804. .id = 0,
  805. .enable = s5pv210_clk_mask0_ctrl,
  806. .ctrlbit = (1 << 3),
  807. },
  808. .sources = &clkset_group2,
  809. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  810. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  811. }, {
  812. .clk = {
  813. .name = "sclk_cam",
  814. .id = 1,
  815. .enable = s5pv210_clk_mask0_ctrl,
  816. .ctrlbit = (1 << 4),
  817. },
  818. .sources = &clkset_group2,
  819. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  820. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  821. }, {
  822. .clk = {
  823. .name = "sclk_fimd",
  824. .id = -1,
  825. .enable = s5pv210_clk_mask0_ctrl,
  826. .ctrlbit = (1 << 5),
  827. },
  828. .sources = &clkset_group2,
  829. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  830. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  831. }, {
  832. .clk = {
  833. .name = "sclk_mmc",
  834. .id = 0,
  835. .enable = s5pv210_clk_mask0_ctrl,
  836. .ctrlbit = (1 << 8),
  837. },
  838. .sources = &clkset_group2,
  839. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  840. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  841. }, {
  842. .clk = {
  843. .name = "sclk_mmc",
  844. .id = 1,
  845. .enable = s5pv210_clk_mask0_ctrl,
  846. .ctrlbit = (1 << 9),
  847. },
  848. .sources = &clkset_group2,
  849. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  850. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  851. }, {
  852. .clk = {
  853. .name = "sclk_mmc",
  854. .id = 2,
  855. .enable = s5pv210_clk_mask0_ctrl,
  856. .ctrlbit = (1 << 10),
  857. },
  858. .sources = &clkset_group2,
  859. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  860. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  861. }, {
  862. .clk = {
  863. .name = "sclk_mmc",
  864. .id = 3,
  865. .enable = s5pv210_clk_mask0_ctrl,
  866. .ctrlbit = (1 << 11),
  867. },
  868. .sources = &clkset_group2,
  869. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  870. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  871. }, {
  872. .clk = {
  873. .name = "sclk_mfc",
  874. .id = -1,
  875. .enable = s5pv210_clk_ip0_ctrl,
  876. .ctrlbit = (1 << 16),
  877. },
  878. .sources = &clkset_group1,
  879. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  880. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  881. }, {
  882. .clk = {
  883. .name = "sclk_g2d",
  884. .id = -1,
  885. .enable = s5pv210_clk_ip0_ctrl,
  886. .ctrlbit = (1 << 12),
  887. },
  888. .sources = &clkset_group1,
  889. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  890. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  891. }, {
  892. .clk = {
  893. .name = "sclk_g3d",
  894. .id = -1,
  895. .enable = s5pv210_clk_ip0_ctrl,
  896. .ctrlbit = (1 << 8),
  897. },
  898. .sources = &clkset_group1,
  899. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  900. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  901. }, {
  902. .clk = {
  903. .name = "sclk_csis",
  904. .id = -1,
  905. .enable = s5pv210_clk_mask0_ctrl,
  906. .ctrlbit = (1 << 6),
  907. },
  908. .sources = &clkset_group2,
  909. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  910. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  911. }, {
  912. .clk = {
  913. .name = "sclk_spi",
  914. .id = 0,
  915. .enable = s5pv210_clk_mask0_ctrl,
  916. .ctrlbit = (1 << 16),
  917. },
  918. .sources = &clkset_group2,
  919. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  920. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  921. }, {
  922. .clk = {
  923. .name = "sclk_spi",
  924. .id = 1,
  925. .enable = s5pv210_clk_mask0_ctrl,
  926. .ctrlbit = (1 << 17),
  927. },
  928. .sources = &clkset_group2,
  929. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  930. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  931. }, {
  932. .clk = {
  933. .name = "sclk_pwi",
  934. .id = -1,
  935. .enable = s5pv210_clk_mask0_ctrl,
  936. .ctrlbit = (1 << 29),
  937. },
  938. .sources = &clkset_group2,
  939. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  940. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_pwm",
  944. .id = -1,
  945. .enable = s5pv210_clk_mask0_ctrl,
  946. .ctrlbit = (1 << 19),
  947. },
  948. .sources = &clkset_group2,
  949. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  950. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  951. },
  952. };
  953. /* Clock initialisation code */
  954. static struct clksrc_clk *sysclks[] = {
  955. &clk_mout_apll,
  956. &clk_mout_epll,
  957. &clk_mout_mpll,
  958. &clk_armclk,
  959. &clk_hclk_msys,
  960. &clk_sclk_a2m,
  961. &clk_hclk_dsys,
  962. &clk_hclk_psys,
  963. &clk_pclk_msys,
  964. &clk_pclk_dsys,
  965. &clk_pclk_psys,
  966. &clk_vpllsrc,
  967. &clk_sclk_vpll,
  968. &clk_sclk_dac,
  969. &clk_sclk_pixel,
  970. &clk_sclk_hdmi,
  971. &clk_mout_dmc0,
  972. &clk_sclk_dmc0,
  973. &clk_sclk_audio0,
  974. &clk_sclk_audio1,
  975. &clk_sclk_audio2,
  976. &clk_sclk_spdif,
  977. };
  978. static u32 epll_div[][6] = {
  979. { 48000000, 0, 48, 3, 3, 0 },
  980. { 96000000, 0, 48, 3, 2, 0 },
  981. { 144000000, 1, 72, 3, 2, 0 },
  982. { 192000000, 0, 48, 3, 1, 0 },
  983. { 288000000, 1, 72, 3, 1, 0 },
  984. { 32750000, 1, 65, 3, 4, 35127 },
  985. { 32768000, 1, 65, 3, 4, 35127 },
  986. { 45158400, 0, 45, 3, 3, 10355 },
  987. { 45000000, 0, 45, 3, 3, 10355 },
  988. { 45158000, 0, 45, 3, 3, 10355 },
  989. { 49125000, 0, 49, 3, 3, 9961 },
  990. { 49152000, 0, 49, 3, 3, 9961 },
  991. { 67737600, 1, 67, 3, 3, 48366 },
  992. { 67738000, 1, 67, 3, 3, 48366 },
  993. { 73800000, 1, 73, 3, 3, 47710 },
  994. { 73728000, 1, 73, 3, 3, 47710 },
  995. { 36000000, 1, 32, 3, 4, 0 },
  996. { 60000000, 1, 60, 3, 3, 0 },
  997. { 72000000, 1, 72, 3, 3, 0 },
  998. { 80000000, 1, 80, 3, 3, 0 },
  999. { 84000000, 0, 42, 3, 2, 0 },
  1000. { 50000000, 0, 50, 3, 3, 0 },
  1001. };
  1002. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  1003. {
  1004. unsigned int epll_con, epll_con_k;
  1005. unsigned int i;
  1006. /* Return if nothing changed */
  1007. if (clk->rate == rate)
  1008. return 0;
  1009. epll_con = __raw_readl(S5P_EPLL_CON);
  1010. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  1011. epll_con_k &= ~PLL46XX_KDIV_MASK;
  1012. epll_con &= ~(1 << 27 |
  1013. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  1014. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  1015. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1016. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1017. if (epll_div[i][0] == rate) {
  1018. epll_con_k |= epll_div[i][5] << 0;
  1019. epll_con |= (epll_div[i][1] << 27 |
  1020. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  1021. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  1022. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  1023. break;
  1024. }
  1025. }
  1026. if (i == ARRAY_SIZE(epll_div)) {
  1027. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1028. __func__);
  1029. return -EINVAL;
  1030. }
  1031. __raw_writel(epll_con, S5P_EPLL_CON);
  1032. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  1033. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  1034. clk->rate, rate);
  1035. clk->rate = rate;
  1036. return 0;
  1037. }
  1038. static struct clk_ops s5pv210_epll_ops = {
  1039. .set_rate = s5pv210_epll_set_rate,
  1040. .get_rate = s5p_epll_get_rate,
  1041. };
  1042. void __init_or_cpufreq s5pv210_setup_clocks(void)
  1043. {
  1044. struct clk *xtal_clk;
  1045. unsigned long vpllsrc;
  1046. unsigned long armclk;
  1047. unsigned long hclk_msys;
  1048. unsigned long hclk_dsys;
  1049. unsigned long hclk_psys;
  1050. unsigned long pclk_msys;
  1051. unsigned long pclk_dsys;
  1052. unsigned long pclk_psys;
  1053. unsigned long apll;
  1054. unsigned long mpll;
  1055. unsigned long epll;
  1056. unsigned long vpll;
  1057. unsigned int ptr;
  1058. u32 clkdiv0, clkdiv1;
  1059. /* Set functions for clk_fout_epll */
  1060. clk_fout_epll.enable = s5p_epll_enable;
  1061. clk_fout_epll.ops = &s5pv210_epll_ops;
  1062. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1063. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  1064. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  1065. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  1066. __func__, clkdiv0, clkdiv1);
  1067. xtal_clk = clk_get(NULL, "xtal");
  1068. BUG_ON(IS_ERR(xtal_clk));
  1069. xtal = clk_get_rate(xtal_clk);
  1070. clk_put(xtal_clk);
  1071. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1072. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  1073. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  1074. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  1075. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1076. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1077. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1078. clk_fout_apll.ops = &clk_fout_apll_ops;
  1079. clk_fout_mpll.rate = mpll;
  1080. clk_fout_epll.rate = epll;
  1081. clk_fout_vpll.rate = vpll;
  1082. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1083. apll, mpll, epll, vpll);
  1084. armclk = clk_get_rate(&clk_armclk.clk);
  1085. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1086. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1087. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1088. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1089. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1090. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1091. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1092. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1093. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1094. pclk_msys, pclk_dsys, pclk_psys);
  1095. clk_f.rate = armclk;
  1096. clk_h.rate = hclk_psys;
  1097. clk_p.rate = pclk_psys;
  1098. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1099. s3c_set_clksrc(&clksrcs[ptr], true);
  1100. }
  1101. static struct clk *clks[] __initdata = {
  1102. &clk_sclk_hdmi27m,
  1103. &clk_sclk_hdmiphy,
  1104. &clk_sclk_usbphy0,
  1105. &clk_sclk_usbphy1,
  1106. &clk_pcmcdclk0,
  1107. &clk_pcmcdclk1,
  1108. &clk_pcmcdclk2,
  1109. };
  1110. void __init s5pv210_register_clocks(void)
  1111. {
  1112. int ptr;
  1113. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1114. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1115. s3c_register_clksrc(sysclks[ptr], 1);
  1116. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1117. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1118. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1119. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1120. s3c_pwmclk_init();
  1121. }