timer32k.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * linux/arch/arm/mach-omap1/timer32k.c
  3. *
  4. * OMAP 32K Timer
  5. *
  6. * Copyright (C) 2004 - 2005 Nokia Corporation
  7. * Partial timer rewrite and additional dynamic tick timer support by
  8. * Tony Lindgen <tony@atomide.com> and
  9. * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. * OMAP Dual-mode timer framework support by Timo Teras
  11. *
  12. * MPU timer code based on the older MPU timer code for OMAP
  13. * Copyright (C) 2000 RidgeRun, Inc.
  14. * Author: Greg Lonnon <glonnon@ridgerun.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. * You should have received a copy of the GNU General Public License along
  33. * with this program; if not, write to the Free Software Foundation, Inc.,
  34. * 675 Mass Ave, Cambridge, MA 02139, USA.
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/sched.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/err.h>
  43. #include <linux/clk.h>
  44. #include <linux/clocksource.h>
  45. #include <linux/clockchips.h>
  46. #include <linux/io.h>
  47. #include <asm/system.h>
  48. #include <mach/hardware.h>
  49. #include <asm/leds.h>
  50. #include <asm/irq.h>
  51. #include <asm/mach/irq.h>
  52. #include <asm/mach/time.h>
  53. #include <plat/common.h>
  54. #include <plat/dmtimer.h>
  55. /*
  56. * ---------------------------------------------------------------------------
  57. * 32KHz OS timer
  58. *
  59. * This currently works only on 16xx, as 1510 does not have the continuous
  60. * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
  61. * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
  62. * on 1510 would be possible, but the timer would not be as accurate as
  63. * with the 32KHz synchronized timer.
  64. * ---------------------------------------------------------------------------
  65. */
  66. /* 16xx specific defines */
  67. #define OMAP1_32K_TIMER_BASE 0xfffb9000
  68. #define OMAP1_32K_TIMER_CR 0x08
  69. #define OMAP1_32K_TIMER_TVR 0x00
  70. #define OMAP1_32K_TIMER_TCR 0x04
  71. #define OMAP_32K_TICKS_PER_SEC (32768)
  72. /*
  73. * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
  74. * so with HZ = 128, TVR = 255.
  75. */
  76. #define OMAP_32K_TIMER_TICK_PERIOD ((OMAP_32K_TICKS_PER_SEC / HZ) - 1)
  77. #define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
  78. (((nr_jiffies) * (clock_rate)) / HZ)
  79. static inline void omap_32k_timer_write(int val, int reg)
  80. {
  81. omap_writew(val, OMAP1_32K_TIMER_BASE + reg);
  82. }
  83. static inline unsigned long omap_32k_timer_read(int reg)
  84. {
  85. return omap_readl(OMAP1_32K_TIMER_BASE + reg) & 0xffffff;
  86. }
  87. static inline void omap_32k_timer_start(unsigned long load_val)
  88. {
  89. if (!load_val)
  90. load_val = 1;
  91. omap_32k_timer_write(load_val, OMAP1_32K_TIMER_TVR);
  92. omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR);
  93. }
  94. static inline void omap_32k_timer_stop(void)
  95. {
  96. omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR);
  97. }
  98. #define omap_32k_timer_ack_irq()
  99. static int omap_32k_timer_set_next_event(unsigned long delta,
  100. struct clock_event_device *dev)
  101. {
  102. omap_32k_timer_start(delta);
  103. return 0;
  104. }
  105. static void omap_32k_timer_set_mode(enum clock_event_mode mode,
  106. struct clock_event_device *evt)
  107. {
  108. omap_32k_timer_stop();
  109. switch (mode) {
  110. case CLOCK_EVT_MODE_PERIODIC:
  111. omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
  112. break;
  113. case CLOCK_EVT_MODE_ONESHOT:
  114. case CLOCK_EVT_MODE_UNUSED:
  115. case CLOCK_EVT_MODE_SHUTDOWN:
  116. break;
  117. case CLOCK_EVT_MODE_RESUME:
  118. break;
  119. }
  120. }
  121. static struct clock_event_device clockevent_32k_timer = {
  122. .name = "32k-timer",
  123. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  124. .shift = 32,
  125. .set_next_event = omap_32k_timer_set_next_event,
  126. .set_mode = omap_32k_timer_set_mode,
  127. };
  128. static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id)
  129. {
  130. struct clock_event_device *evt = &clockevent_32k_timer;
  131. omap_32k_timer_ack_irq();
  132. evt->event_handler(evt);
  133. return IRQ_HANDLED;
  134. }
  135. static struct irqaction omap_32k_timer_irq = {
  136. .name = "32KHz timer",
  137. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  138. .handler = omap_32k_timer_interrupt,
  139. };
  140. static __init void omap_init_32k_timer(void)
  141. {
  142. setup_irq(INT_OS_TIMER, &omap_32k_timer_irq);
  143. clockevent_32k_timer.mult = div_sc(OMAP_32K_TICKS_PER_SEC,
  144. NSEC_PER_SEC,
  145. clockevent_32k_timer.shift);
  146. clockevent_32k_timer.max_delta_ns =
  147. clockevent_delta2ns(0xfffffffe, &clockevent_32k_timer);
  148. clockevent_32k_timer.min_delta_ns =
  149. clockevent_delta2ns(1, &clockevent_32k_timer);
  150. clockevent_32k_timer.cpumask = cpumask_of(0);
  151. clockevents_register_device(&clockevent_32k_timer);
  152. }
  153. /*
  154. * ---------------------------------------------------------------------------
  155. * Timer initialization
  156. * ---------------------------------------------------------------------------
  157. */
  158. bool __init omap_32k_timer_init(void)
  159. {
  160. omap_init_clocksource_32k();
  161. #ifdef CONFIG_OMAP_DM_TIMER
  162. omap_dm_timer_init();
  163. #endif
  164. omap_init_32k_timer();
  165. return true;
  166. }