mach-mx27ads.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/map.h>
  19. #include <linux/mtd/partitions.h>
  20. #include <linux/mtd/physmap.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <mach/common.h>
  24. #include <mach/hardware.h>
  25. #include <asm/mach-types.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/time.h>
  28. #include <asm/mach/map.h>
  29. #include <mach/gpio.h>
  30. #include <mach/iomux-mx27.h>
  31. #include "devices-imx27.h"
  32. /*
  33. * Base address of PBC controller, CS4
  34. */
  35. #define PBC_BASE_ADDRESS 0xf4300000
  36. #define PBC_REG_ADDR(offset) (void __force __iomem *) \
  37. (PBC_BASE_ADDRESS + (offset))
  38. /* When the PBC address connection is fixed in h/w, defined as 1 */
  39. #define PBC_ADDR_SH 0
  40. /* Offsets for the PBC Controller register */
  41. /*
  42. * PBC Board version register offset
  43. */
  44. #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
  45. /*
  46. * PBC Board control register 1 set address.
  47. */
  48. #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
  49. /*
  50. * PBC Board control register 1 clear address.
  51. */
  52. #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
  53. /* PBC Board Control Register 1 bit definitions */
  54. #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
  55. /* to determine the correct external crystal reference */
  56. #define CKIH_27MHZ_BIT_SET (1 << 3)
  57. static const int mx27ads_pins[] __initconst = {
  58. /* UART0 */
  59. PE12_PF_UART1_TXD,
  60. PE13_PF_UART1_RXD,
  61. PE14_PF_UART1_CTS,
  62. PE15_PF_UART1_RTS,
  63. /* UART1 */
  64. PE3_PF_UART2_CTS,
  65. PE4_PF_UART2_RTS,
  66. PE6_PF_UART2_TXD,
  67. PE7_PF_UART2_RXD,
  68. /* UART2 */
  69. PE8_PF_UART3_TXD,
  70. PE9_PF_UART3_RXD,
  71. PE10_PF_UART3_CTS,
  72. PE11_PF_UART3_RTS,
  73. /* UART3 */
  74. PB26_AF_UART4_RTS,
  75. PB28_AF_UART4_TXD,
  76. PB29_AF_UART4_CTS,
  77. PB31_AF_UART4_RXD,
  78. /* UART4 */
  79. PB18_AF_UART5_TXD,
  80. PB19_AF_UART5_RXD,
  81. PB20_AF_UART5_CTS,
  82. PB21_AF_UART5_RTS,
  83. /* UART5 */
  84. PB10_AF_UART6_TXD,
  85. PB12_AF_UART6_CTS,
  86. PB11_AF_UART6_RXD,
  87. PB13_AF_UART6_RTS,
  88. /* FEC */
  89. PD0_AIN_FEC_TXD0,
  90. PD1_AIN_FEC_TXD1,
  91. PD2_AIN_FEC_TXD2,
  92. PD3_AIN_FEC_TXD3,
  93. PD4_AOUT_FEC_RX_ER,
  94. PD5_AOUT_FEC_RXD1,
  95. PD6_AOUT_FEC_RXD2,
  96. PD7_AOUT_FEC_RXD3,
  97. PD8_AF_FEC_MDIO,
  98. PD9_AIN_FEC_MDC,
  99. PD10_AOUT_FEC_CRS,
  100. PD11_AOUT_FEC_TX_CLK,
  101. PD12_AOUT_FEC_RXD0,
  102. PD13_AOUT_FEC_RX_DV,
  103. PD14_AOUT_FEC_RX_CLK,
  104. PD15_AOUT_FEC_COL,
  105. PD16_AIN_FEC_TX_ER,
  106. PF23_AIN_FEC_TX_EN,
  107. /* I2C2 */
  108. PC5_PF_I2C2_SDA,
  109. PC6_PF_I2C2_SCL,
  110. /* FB */
  111. PA5_PF_LSCLK,
  112. PA6_PF_LD0,
  113. PA7_PF_LD1,
  114. PA8_PF_LD2,
  115. PA9_PF_LD3,
  116. PA10_PF_LD4,
  117. PA11_PF_LD5,
  118. PA12_PF_LD6,
  119. PA13_PF_LD7,
  120. PA14_PF_LD8,
  121. PA15_PF_LD9,
  122. PA16_PF_LD10,
  123. PA17_PF_LD11,
  124. PA18_PF_LD12,
  125. PA19_PF_LD13,
  126. PA20_PF_LD14,
  127. PA21_PF_LD15,
  128. PA22_PF_LD16,
  129. PA23_PF_LD17,
  130. PA24_PF_REV,
  131. PA25_PF_CLS,
  132. PA26_PF_PS,
  133. PA27_PF_SPL_SPR,
  134. PA28_PF_HSYNC,
  135. PA29_PF_VSYNC,
  136. PA30_PF_CONTRAST,
  137. PA31_PF_OE_ACD,
  138. /* OWIRE */
  139. PE16_AF_OWIRE,
  140. /* SDHC1*/
  141. PE18_PF_SD1_D0,
  142. PE19_PF_SD1_D1,
  143. PE20_PF_SD1_D2,
  144. PE21_PF_SD1_D3,
  145. PE22_PF_SD1_CMD,
  146. PE23_PF_SD1_CLK,
  147. /* SDHC2*/
  148. PB4_PF_SD2_D0,
  149. PB5_PF_SD2_D1,
  150. PB6_PF_SD2_D2,
  151. PB7_PF_SD2_D3,
  152. PB8_PF_SD2_CMD,
  153. PB9_PF_SD2_CLK,
  154. };
  155. static const struct mxc_nand_platform_data
  156. mx27ads_nand_board_info __initconst = {
  157. .width = 1,
  158. .hw_ecc = 1,
  159. };
  160. /* ADS's NOR flash */
  161. static struct physmap_flash_data mx27ads_flash_data = {
  162. .width = 2,
  163. };
  164. static struct resource mx27ads_flash_resource = {
  165. .start = 0xc0000000,
  166. .end = 0xc0000000 + 0x02000000 - 1,
  167. .flags = IORESOURCE_MEM,
  168. };
  169. static struct platform_device mx27ads_nor_mtd_device = {
  170. .name = "physmap-flash",
  171. .id = 0,
  172. .dev = {
  173. .platform_data = &mx27ads_flash_data,
  174. },
  175. .num_resources = 1,
  176. .resource = &mx27ads_flash_resource,
  177. };
  178. static const struct imxi2c_platform_data mx27ads_i2c1_data __initconst = {
  179. .bitrate = 100000,
  180. };
  181. static struct i2c_board_info mx27ads_i2c_devices[] = {
  182. };
  183. void lcd_power(int on)
  184. {
  185. if (on)
  186. __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_SET_REG);
  187. else
  188. __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_CLEAR_REG);
  189. }
  190. static struct imx_fb_videomode mx27ads_modes[] = {
  191. {
  192. .mode = {
  193. .name = "Sharp-LQ035Q7",
  194. .refresh = 60,
  195. .xres = 240,
  196. .yres = 320,
  197. .pixclock = 188679, /* in ps (5.3MHz) */
  198. .hsync_len = 1,
  199. .left_margin = 9,
  200. .right_margin = 16,
  201. .vsync_len = 1,
  202. .upper_margin = 7,
  203. .lower_margin = 9,
  204. },
  205. .bpp = 16,
  206. .pcr = 0xFB008BC0,
  207. },
  208. };
  209. static const struct imx_fb_platform_data mx27ads_fb_data __initconst = {
  210. .mode = mx27ads_modes,
  211. .num_modes = ARRAY_SIZE(mx27ads_modes),
  212. /*
  213. * - HSYNC active high
  214. * - VSYNC active high
  215. * - clk notenabled while idle
  216. * - clock inverted
  217. * - data not inverted
  218. * - data enable low active
  219. * - enable sharp mode
  220. */
  221. .pwmr = 0x00A903FF,
  222. .lscr1 = 0x00120300,
  223. .dmacr = 0x00020010,
  224. .lcd_power = lcd_power,
  225. };
  226. static int mx27ads_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  227. void *data)
  228. {
  229. return request_irq(IRQ_GPIOE(21), detect_irq, IRQF_TRIGGER_RISING,
  230. "sdhc1-card-detect", data);
  231. }
  232. static int mx27ads_sdhc2_init(struct device *dev, irq_handler_t detect_irq,
  233. void *data)
  234. {
  235. return request_irq(IRQ_GPIOB(7), detect_irq, IRQF_TRIGGER_RISING,
  236. "sdhc2-card-detect", data);
  237. }
  238. static void mx27ads_sdhc1_exit(struct device *dev, void *data)
  239. {
  240. free_irq(IRQ_GPIOE(21), data);
  241. }
  242. static void mx27ads_sdhc2_exit(struct device *dev, void *data)
  243. {
  244. free_irq(IRQ_GPIOB(7), data);
  245. }
  246. static const struct imxmmc_platform_data sdhc1_pdata __initconst = {
  247. .init = mx27ads_sdhc1_init,
  248. .exit = mx27ads_sdhc1_exit,
  249. };
  250. static const struct imxmmc_platform_data sdhc2_pdata __initconst = {
  251. .init = mx27ads_sdhc2_init,
  252. .exit = mx27ads_sdhc2_exit,
  253. };
  254. static struct platform_device *platform_devices[] __initdata = {
  255. &mx27ads_nor_mtd_device,
  256. };
  257. static const struct imxuart_platform_data uart_pdata __initconst = {
  258. .flags = IMXUART_HAVE_RTSCTS,
  259. };
  260. static void __init mx27ads_board_init(void)
  261. {
  262. mxc_gpio_setup_multiple_pins(mx27ads_pins, ARRAY_SIZE(mx27ads_pins),
  263. "mx27ads");
  264. imx27_add_imx_uart0(&uart_pdata);
  265. imx27_add_imx_uart1(&uart_pdata);
  266. imx27_add_imx_uart2(&uart_pdata);
  267. imx27_add_imx_uart3(&uart_pdata);
  268. imx27_add_imx_uart4(&uart_pdata);
  269. imx27_add_imx_uart5(&uart_pdata);
  270. imx27_add_mxc_nand(&mx27ads_nand_board_info);
  271. /* only the i2c master 1 is used on this CPU card */
  272. i2c_register_board_info(1, mx27ads_i2c_devices,
  273. ARRAY_SIZE(mx27ads_i2c_devices));
  274. imx27_add_imx_i2c(1, &mx27ads_i2c1_data);
  275. imx27_add_imx_fb(&mx27ads_fb_data);
  276. imx27_add_mxc_mmc(0, &sdhc1_pdata);
  277. imx27_add_mxc_mmc(1, &sdhc2_pdata);
  278. imx27_add_fec(NULL);
  279. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  280. imx27_add_mxc_w1(NULL);
  281. }
  282. static void __init mx27ads_timer_init(void)
  283. {
  284. unsigned long fref = 26000000;
  285. if ((__raw_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
  286. fref = 27000000;
  287. mx27_clocks_init(fref);
  288. }
  289. static struct sys_timer mx27ads_timer = {
  290. .init = mx27ads_timer_init,
  291. };
  292. static struct map_desc mx27ads_io_desc[] __initdata = {
  293. {
  294. .virtual = PBC_BASE_ADDRESS,
  295. .pfn = __phys_to_pfn(MX27_CS4_BASE_ADDR),
  296. .length = SZ_1M,
  297. .type = MT_DEVICE,
  298. },
  299. };
  300. static void __init mx27ads_map_io(void)
  301. {
  302. mx27_map_io();
  303. iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
  304. }
  305. MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
  306. /* maintainer: Freescale Semiconductor, Inc. */
  307. .boot_params = MX27_PHYS_OFFSET + 0x100,
  308. .map_io = mx27ads_map_io,
  309. .init_early = imx27_init_early,
  310. .init_irq = mx27_init_irq,
  311. .timer = &mx27ads_timer,
  312. .init_machine = mx27ads_board_init,
  313. MACHINE_END