at91sam9261.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * arch/arm/mach-at91/at91sam9261.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/cpu.h>
  18. #include <mach/at91sam9261.h>
  19. #include <mach/at91_pmc.h>
  20. #include <mach/at91_rstc.h>
  21. #include <mach/at91_shdwc.h>
  22. #include "generic.h"
  23. #include "clock.h"
  24. static struct map_desc at91sam9261_io_desc[] __initdata = {
  25. {
  26. .virtual = AT91_VA_BASE_SYS,
  27. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  28. .length = SZ_16K,
  29. .type = MT_DEVICE,
  30. },
  31. };
  32. static struct map_desc at91sam9261_sram_desc[] __initdata = {
  33. {
  34. .virtual = AT91_IO_VIRT_BASE - AT91SAM9261_SRAM_SIZE,
  35. .pfn = __phys_to_pfn(AT91SAM9261_SRAM_BASE),
  36. .length = AT91SAM9261_SRAM_SIZE,
  37. .type = MT_DEVICE,
  38. },
  39. };
  40. static struct map_desc at91sam9g10_sram_desc[] __initdata = {
  41. {
  42. .virtual = AT91_IO_VIRT_BASE - AT91SAM9G10_SRAM_SIZE,
  43. .pfn = __phys_to_pfn(AT91SAM9G10_SRAM_BASE),
  44. .length = AT91SAM9G10_SRAM_SIZE,
  45. .type = MT_DEVICE,
  46. },
  47. };
  48. /* --------------------------------------------------------------------
  49. * Clocks
  50. * -------------------------------------------------------------------- */
  51. /*
  52. * The peripheral clocks.
  53. */
  54. static struct clk pioA_clk = {
  55. .name = "pioA_clk",
  56. .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk pioB_clk = {
  60. .name = "pioB_clk",
  61. .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk pioC_clk = {
  65. .name = "pioC_clk",
  66. .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart0_clk = {
  70. .name = "usart0_clk",
  71. .pmc_mask = 1 << AT91SAM9261_ID_US0,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart1_clk = {
  75. .name = "usart1_clk",
  76. .pmc_mask = 1 << AT91SAM9261_ID_US1,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk usart2_clk = {
  80. .name = "usart2_clk",
  81. .pmc_mask = 1 << AT91SAM9261_ID_US2,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk mmc_clk = {
  85. .name = "mci_clk",
  86. .pmc_mask = 1 << AT91SAM9261_ID_MCI,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk udc_clk = {
  90. .name = "udc_clk",
  91. .pmc_mask = 1 << AT91SAM9261_ID_UDP,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk twi_clk = {
  95. .name = "twi_clk",
  96. .pmc_mask = 1 << AT91SAM9261_ID_TWI,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk spi0_clk = {
  100. .name = "spi0_clk",
  101. .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk spi1_clk = {
  105. .name = "spi1_clk",
  106. .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ssc0_clk = {
  110. .name = "ssc0_clk",
  111. .pmc_mask = 1 << AT91SAM9261_ID_SSC0,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk ssc1_clk = {
  115. .name = "ssc1_clk",
  116. .pmc_mask = 1 << AT91SAM9261_ID_SSC1,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk ssc2_clk = {
  120. .name = "ssc2_clk",
  121. .pmc_mask = 1 << AT91SAM9261_ID_SSC2,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tc0_clk = {
  125. .name = "tc0_clk",
  126. .pmc_mask = 1 << AT91SAM9261_ID_TC0,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk tc1_clk = {
  130. .name = "tc1_clk",
  131. .pmc_mask = 1 << AT91SAM9261_ID_TC1,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk tc2_clk = {
  135. .name = "tc2_clk",
  136. .pmc_mask = 1 << AT91SAM9261_ID_TC2,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk ohci_clk = {
  140. .name = "ohci_clk",
  141. .pmc_mask = 1 << AT91SAM9261_ID_UHP,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk lcdc_clk = {
  145. .name = "lcdc_clk",
  146. .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk *periph_clocks[] __initdata = {
  150. &pioA_clk,
  151. &pioB_clk,
  152. &pioC_clk,
  153. &usart0_clk,
  154. &usart1_clk,
  155. &usart2_clk,
  156. &mmc_clk,
  157. &udc_clk,
  158. &twi_clk,
  159. &spi0_clk,
  160. &spi1_clk,
  161. &ssc0_clk,
  162. &ssc1_clk,
  163. &ssc2_clk,
  164. &tc0_clk,
  165. &tc1_clk,
  166. &tc2_clk,
  167. &ohci_clk,
  168. &lcdc_clk,
  169. // irq0 .. irq2
  170. };
  171. static struct clk_lookup periph_clocks_lookups[] = {
  172. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  173. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  174. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  175. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  176. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc1_clk),
  177. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  178. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  179. CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
  180. };
  181. static struct clk_lookup usart_clocks_lookups[] = {
  182. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  183. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  184. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  185. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  186. };
  187. /*
  188. * The four programmable clocks.
  189. * You must configure pin multiplexing to bring these signals out.
  190. */
  191. static struct clk pck0 = {
  192. .name = "pck0",
  193. .pmc_mask = AT91_PMC_PCK0,
  194. .type = CLK_TYPE_PROGRAMMABLE,
  195. .id = 0,
  196. };
  197. static struct clk pck1 = {
  198. .name = "pck1",
  199. .pmc_mask = AT91_PMC_PCK1,
  200. .type = CLK_TYPE_PROGRAMMABLE,
  201. .id = 1,
  202. };
  203. static struct clk pck2 = {
  204. .name = "pck2",
  205. .pmc_mask = AT91_PMC_PCK2,
  206. .type = CLK_TYPE_PROGRAMMABLE,
  207. .id = 2,
  208. };
  209. static struct clk pck3 = {
  210. .name = "pck3",
  211. .pmc_mask = AT91_PMC_PCK3,
  212. .type = CLK_TYPE_PROGRAMMABLE,
  213. .id = 3,
  214. };
  215. /* HClocks */
  216. static struct clk hck0 = {
  217. .name = "hck0",
  218. .pmc_mask = AT91_PMC_HCK0,
  219. .type = CLK_TYPE_SYSTEM,
  220. .id = 0,
  221. };
  222. static struct clk hck1 = {
  223. .name = "hck1",
  224. .pmc_mask = AT91_PMC_HCK1,
  225. .type = CLK_TYPE_SYSTEM,
  226. .id = 1,
  227. };
  228. static void __init at91sam9261_register_clocks(void)
  229. {
  230. int i;
  231. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  232. clk_register(periph_clocks[i]);
  233. clkdev_add_table(periph_clocks_lookups,
  234. ARRAY_SIZE(periph_clocks_lookups));
  235. clkdev_add_table(usart_clocks_lookups,
  236. ARRAY_SIZE(usart_clocks_lookups));
  237. clk_register(&pck0);
  238. clk_register(&pck1);
  239. clk_register(&pck2);
  240. clk_register(&pck3);
  241. clk_register(&hck0);
  242. clk_register(&hck1);
  243. }
  244. static struct clk_lookup console_clock_lookup;
  245. void __init at91sam9261_set_console_clock(int id)
  246. {
  247. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  248. return;
  249. console_clock_lookup.con_id = "usart";
  250. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  251. clkdev_add(&console_clock_lookup);
  252. }
  253. /* --------------------------------------------------------------------
  254. * GPIO
  255. * -------------------------------------------------------------------- */
  256. static struct at91_gpio_bank at91sam9261_gpio[] = {
  257. {
  258. .id = AT91SAM9261_ID_PIOA,
  259. .offset = AT91_PIOA,
  260. .clock = &pioA_clk,
  261. }, {
  262. .id = AT91SAM9261_ID_PIOB,
  263. .offset = AT91_PIOB,
  264. .clock = &pioB_clk,
  265. }, {
  266. .id = AT91SAM9261_ID_PIOC,
  267. .offset = AT91_PIOC,
  268. .clock = &pioC_clk,
  269. }
  270. };
  271. static void at91sam9261_poweroff(void)
  272. {
  273. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  274. }
  275. /* --------------------------------------------------------------------
  276. * AT91SAM9261 processor initialization
  277. * -------------------------------------------------------------------- */
  278. void __init at91sam9261_map_io(void)
  279. {
  280. /* Map peripherals */
  281. iotable_init(at91sam9261_io_desc, ARRAY_SIZE(at91sam9261_io_desc));
  282. if (cpu_is_at91sam9g10())
  283. iotable_init(at91sam9g10_sram_desc, ARRAY_SIZE(at91sam9g10_sram_desc));
  284. else
  285. iotable_init(at91sam9261_sram_desc, ARRAY_SIZE(at91sam9261_sram_desc));
  286. }
  287. void __init at91sam9261_initialize(unsigned long main_clock)
  288. {
  289. at91_arch_reset = at91sam9_alt_reset;
  290. pm_power_off = at91sam9261_poweroff;
  291. at91_extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
  292. | (1 << AT91SAM9261_ID_IRQ2);
  293. /* Init clock subsystem */
  294. at91_clock_init(main_clock);
  295. /* Register the processor-specific clocks */
  296. at91sam9261_register_clocks();
  297. /* Register GPIO subsystem */
  298. at91_gpio_init(at91sam9261_gpio, 3);
  299. }
  300. /* --------------------------------------------------------------------
  301. * Interrupt initialization
  302. * -------------------------------------------------------------------- */
  303. /*
  304. * The default interrupt priority levels (0 = lowest, 7 = highest).
  305. */
  306. static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
  307. 7, /* Advanced Interrupt Controller */
  308. 7, /* System Peripherals */
  309. 1, /* Parallel IO Controller A */
  310. 1, /* Parallel IO Controller B */
  311. 1, /* Parallel IO Controller C */
  312. 0,
  313. 5, /* USART 0 */
  314. 5, /* USART 1 */
  315. 5, /* USART 2 */
  316. 0, /* Multimedia Card Interface */
  317. 2, /* USB Device Port */
  318. 6, /* Two-Wire Interface */
  319. 5, /* Serial Peripheral Interface 0 */
  320. 5, /* Serial Peripheral Interface 1 */
  321. 4, /* Serial Synchronous Controller 0 */
  322. 4, /* Serial Synchronous Controller 1 */
  323. 4, /* Serial Synchronous Controller 2 */
  324. 0, /* Timer Counter 0 */
  325. 0, /* Timer Counter 1 */
  326. 0, /* Timer Counter 2 */
  327. 2, /* USB Host port */
  328. 3, /* LCD Controller */
  329. 0,
  330. 0,
  331. 0,
  332. 0,
  333. 0,
  334. 0,
  335. 0,
  336. 0, /* Advanced Interrupt Controller */
  337. 0, /* Advanced Interrupt Controller */
  338. 0, /* Advanced Interrupt Controller */
  339. };
  340. void __init at91sam9261_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  341. {
  342. if (!priority)
  343. priority = at91sam9261_default_irq_priority;
  344. /* Initialize the AIC interrupt controller */
  345. at91_aic_init(priority);
  346. /* Enable GPIO interrupts */
  347. at91_gpio_irq_setup();
  348. }