pci_early_quirks.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*-
  2. * Copyright (c) 2018 Johannes Lundberg
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions
  6. * are met:
  7. * 1. Redistributions of source code must retain the above copyright
  8. * notice, this list of conditions and the following disclaimer.
  9. * 2. Redistributions in binary form must reproduce the above copyright
  10. * notice, this list of conditions and the following disclaimer in the
  11. * documentation and/or other materials provided with the distribution.
  12. *
  13. * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
  14. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
  17. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  18. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  19. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  20. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  21. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  22. * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  23. * SUCH DAMAGE.
  24. *
  25. * $FreeBSD$
  26. */
  27. #ifndef _PCI_EARLY_QUIRKS_H_
  28. #define _PCI_EARLY_QUIRKS_H_
  29. /*
  30. * TODO:
  31. * Make a common drm/gpu header that both base and out of tree
  32. * drm modules can use.
  33. */
  34. #define PCI_ANY_ID (-1)
  35. #define PCI_VENDOR_INTEL 0x8086
  36. #define PCI_CLASS_VGA 0x0300
  37. #define INTEL_BSM 0x5c
  38. #define INTEL_BSM_MASK (-(1u << 20))
  39. #define INTEL_GMCH_CTRL 0x52
  40. #define INTEL_GMCH_VGA_DISABLE (1 << 1)
  41. #define SNB_GMCH_CTRL 0x50
  42. #define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
  43. #define SNB_GMCH_GGMS_MASK 0x3
  44. #define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
  45. #define SNB_GMCH_GMS_MASK 0x1f
  46. #define BDW_GMCH_GGMS_SHIFT 6
  47. #define BDW_GMCH_GGMS_MASK 0x3
  48. #define BDW_GMCH_GMS_SHIFT 8
  49. #define BDW_GMCH_GMS_MASK 0xff
  50. #define I830_GMCH_CTRL 0x52
  51. #define I830_GMCH_GMS_MASK 0x70
  52. #define I830_GMCH_GMS_LOCAL 0x10
  53. #define I830_GMCH_GMS_STOLEN_512 0x20
  54. #define I830_GMCH_GMS_STOLEN_1024 0x30
  55. #define I830_GMCH_GMS_STOLEN_8192 0x40
  56. #define I855_GMCH_GMS_MASK 0xF0
  57. #define I855_GMCH_GMS_STOLEN_0M 0x0
  58. #define I855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  59. #define I855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  60. #define I855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  61. #define I855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  62. #define I855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  63. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  64. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  65. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  66. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  67. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  68. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  69. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  70. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  71. #define INTEL_VGA_DEVICE(id, info) { \
  72. 0x8086, id, \
  73. info }
  74. #define INTEL_I810_IDS(info) \
  75. INTEL_VGA_DEVICE(0x7121, info), /* I810 */ \
  76. INTEL_VGA_DEVICE(0x7123, info), /* I810_DC100 */ \
  77. INTEL_VGA_DEVICE(0x7125, info) /* I810_E */
  78. #define INTEL_I815_IDS(info) \
  79. INTEL_VGA_DEVICE(0x1132, info) /* I815*/
  80. #define INTEL_I830_IDS(info) \
  81. INTEL_VGA_DEVICE(0x3577, info)
  82. #define INTEL_I845G_IDS(info) \
  83. INTEL_VGA_DEVICE(0x2562, info)
  84. #define INTEL_I85X_IDS(info) \
  85. INTEL_VGA_DEVICE(0x3582, info), /* I855_GM */ \
  86. INTEL_VGA_DEVICE(0x358e, info)
  87. #define INTEL_I865G_IDS(info) \
  88. INTEL_VGA_DEVICE(0x2572, info) /* I865_G */
  89. #define INTEL_I915G_IDS(info) \
  90. INTEL_VGA_DEVICE(0x2582, info), /* I915_G */ \
  91. INTEL_VGA_DEVICE(0x258a, info) /* E7221_G */
  92. #define INTEL_I915GM_IDS(info) \
  93. INTEL_VGA_DEVICE(0x2592, info) /* I915_GM */
  94. #define INTEL_I945G_IDS(info) \
  95. INTEL_VGA_DEVICE(0x2772, info) /* I945_G */
  96. #define INTEL_I945GM_IDS(info) \
  97. INTEL_VGA_DEVICE(0x27a2, info), /* I945_GM */ \
  98. INTEL_VGA_DEVICE(0x27ae, info) /* I945_GME */
  99. #define INTEL_I965G_IDS(info) \
  100. INTEL_VGA_DEVICE(0x2972, info), /* I946_GZ */ \
  101. INTEL_VGA_DEVICE(0x2982, info), /* G35_G */ \
  102. INTEL_VGA_DEVICE(0x2992, info), /* I965_Q */ \
  103. INTEL_VGA_DEVICE(0x29a2, info) /* I965_G */
  104. #define INTEL_G33_IDS(info) \
  105. INTEL_VGA_DEVICE(0x29b2, info), /* Q35_G */ \
  106. INTEL_VGA_DEVICE(0x29c2, info), /* G33_G */ \
  107. INTEL_VGA_DEVICE(0x29d2, info) /* Q33_G */
  108. #define INTEL_I965GM_IDS(info) \
  109. INTEL_VGA_DEVICE(0x2a02, info), /* I965_GM */ \
  110. INTEL_VGA_DEVICE(0x2a12, info) /* I965_GME */
  111. #define INTEL_GM45_IDS(info) \
  112. INTEL_VGA_DEVICE(0x2a42, info) /* GM45_G */
  113. #define INTEL_G45_IDS(info) \
  114. INTEL_VGA_DEVICE(0x2e02, info), /* IGD_E_G */ \
  115. INTEL_VGA_DEVICE(0x2e12, info), /* Q45_G */ \
  116. INTEL_VGA_DEVICE(0x2e22, info), /* G45_G */ \
  117. INTEL_VGA_DEVICE(0x2e32, info), /* G41_G */ \
  118. INTEL_VGA_DEVICE(0x2e42, info), /* B43_G */ \
  119. INTEL_VGA_DEVICE(0x2e92, info) /* B43_G.1 */
  120. #define INTEL_PINEVIEW_IDS(info) \
  121. INTEL_VGA_DEVICE(0xa001, info), \
  122. INTEL_VGA_DEVICE(0xa011, info)
  123. #define INTEL_IRONLAKE_D_IDS(info) \
  124. INTEL_VGA_DEVICE(0x0042, info)
  125. #define INTEL_IRONLAKE_M_IDS(info) \
  126. INTEL_VGA_DEVICE(0x0046, info)
  127. #define INTEL_SNB_D_GT1_IDS(info) \
  128. INTEL_VGA_DEVICE(0x0102, info), \
  129. INTEL_VGA_DEVICE(0x010A, info)
  130. #define INTEL_SNB_D_GT2_IDS(info) \
  131. INTEL_VGA_DEVICE(0x0112, info), \
  132. INTEL_VGA_DEVICE(0x0122, info)
  133. #define INTEL_SNB_D_IDS(info) \
  134. INTEL_SNB_D_GT1_IDS(info), \
  135. INTEL_SNB_D_GT2_IDS(info)
  136. #define INTEL_SNB_M_GT1_IDS(info) \
  137. INTEL_VGA_DEVICE(0x0106, info)
  138. #define INTEL_SNB_M_GT2_IDS(info) \
  139. INTEL_VGA_DEVICE(0x0116, info), \
  140. INTEL_VGA_DEVICE(0x0126, info)
  141. #define INTEL_SNB_M_IDS(info) \
  142. INTEL_SNB_M_GT1_IDS(info), \
  143. INTEL_SNB_M_GT2_IDS(info)
  144. #define INTEL_IVB_M_GT1_IDS(info) \
  145. INTEL_VGA_DEVICE(0x0156, info) /* GT1 mobile */
  146. #define INTEL_IVB_M_GT2_IDS(info) \
  147. INTEL_VGA_DEVICE(0x0166, info) /* GT2 mobile */
  148. #define INTEL_IVB_M_IDS(info) \
  149. INTEL_IVB_M_GT1_IDS(info), \
  150. INTEL_IVB_M_GT2_IDS(info)
  151. #define INTEL_IVB_D_GT1_IDS(info) \
  152. INTEL_VGA_DEVICE(0x0152, info), /* GT1 desktop */ \
  153. INTEL_VGA_DEVICE(0x015a, info) /* GT1 server */
  154. #define INTEL_IVB_D_GT2_IDS(info) \
  155. INTEL_VGA_DEVICE(0x0162, info), /* GT2 desktop */ \
  156. INTEL_VGA_DEVICE(0x016a, info) /* GT2 server */
  157. #define INTEL_IVB_D_IDS(info) \
  158. INTEL_IVB_D_GT1_IDS(info), \
  159. INTEL_IVB_D_GT2_IDS(info)
  160. #define INTEL_IVB_Q_IDS(info) \
  161. INTEL_QUANTA_VGA_DEVICE(info) /* Quanta transcode */
  162. #define INTEL_HSW_GT1_IDS(info) \
  163. INTEL_VGA_DEVICE(0x0402, info), /* GT1 desktop */ \
  164. INTEL_VGA_DEVICE(0x040a, info), /* GT1 server */ \
  165. INTEL_VGA_DEVICE(0x040B, info), /* GT1 reserved */ \
  166. INTEL_VGA_DEVICE(0x040E, info), /* GT1 reserved */ \
  167. INTEL_VGA_DEVICE(0x0C02, info), /* SDV GT1 desktop */ \
  168. INTEL_VGA_DEVICE(0x0C0A, info), /* SDV GT1 server */ \
  169. INTEL_VGA_DEVICE(0x0C0B, info), /* SDV GT1 reserved */ \
  170. INTEL_VGA_DEVICE(0x0C0E, info), /* SDV GT1 reserved */ \
  171. INTEL_VGA_DEVICE(0x0A02, info), /* ULT GT1 desktop */ \
  172. INTEL_VGA_DEVICE(0x0A0A, info), /* ULT GT1 server */ \
  173. INTEL_VGA_DEVICE(0x0A0B, info), /* ULT GT1 reserved */ \
  174. INTEL_VGA_DEVICE(0x0D02, info), /* CRW GT1 desktop */ \
  175. INTEL_VGA_DEVICE(0x0D0A, info), /* CRW GT1 server */ \
  176. INTEL_VGA_DEVICE(0x0D0B, info), /* CRW GT1 reserved */ \
  177. INTEL_VGA_DEVICE(0x0D0E, info), /* CRW GT1 reserved */ \
  178. INTEL_VGA_DEVICE(0x0406, info), /* GT1 mobile */ \
  179. INTEL_VGA_DEVICE(0x0C06, info), /* SDV GT1 mobile */ \
  180. INTEL_VGA_DEVICE(0x0A06, info), /* ULT GT1 mobile */ \
  181. INTEL_VGA_DEVICE(0x0A0E, info), /* ULX GT1 mobile */ \
  182. INTEL_VGA_DEVICE(0x0D06, info) /* CRW GT1 mobile */
  183. #define INTEL_HSW_GT2_IDS(info) \
  184. INTEL_VGA_DEVICE(0x0412, info), /* GT2 desktop */ \
  185. INTEL_VGA_DEVICE(0x041a, info), /* GT2 server */ \
  186. INTEL_VGA_DEVICE(0x041B, info), /* GT2 reserved */ \
  187. INTEL_VGA_DEVICE(0x041E, info), /* GT2 reserved */ \
  188. INTEL_VGA_DEVICE(0x0C12, info), /* SDV GT2 desktop */ \
  189. INTEL_VGA_DEVICE(0x0C1A, info), /* SDV GT2 server */ \
  190. INTEL_VGA_DEVICE(0x0C1B, info), /* SDV GT2 reserved */ \
  191. INTEL_VGA_DEVICE(0x0C1E, info), /* SDV GT2 reserved */ \
  192. INTEL_VGA_DEVICE(0x0A12, info), /* ULT GT2 desktop */ \
  193. INTEL_VGA_DEVICE(0x0A1A, info), /* ULT GT2 server */ \
  194. INTEL_VGA_DEVICE(0x0A1B, info), /* ULT GT2 reserved */ \
  195. INTEL_VGA_DEVICE(0x0D12, info), /* CRW GT2 desktop */ \
  196. INTEL_VGA_DEVICE(0x0D1A, info), /* CRW GT2 server */ \
  197. INTEL_VGA_DEVICE(0x0D1B, info), /* CRW GT2 reserved */ \
  198. INTEL_VGA_DEVICE(0x0D1E, info), /* CRW GT2 reserved */ \
  199. INTEL_VGA_DEVICE(0x0416, info), /* GT2 mobile */ \
  200. INTEL_VGA_DEVICE(0x0426, info), /* GT2 mobile */ \
  201. INTEL_VGA_DEVICE(0x0C16, info), /* SDV GT2 mobile */ \
  202. INTEL_VGA_DEVICE(0x0A16, info), /* ULT GT2 mobile */ \
  203. INTEL_VGA_DEVICE(0x0A1E, info), /* ULX GT2 mobile */ \
  204. INTEL_VGA_DEVICE(0x0D16, info) /* CRW GT2 mobile */
  205. #define INTEL_HSW_GT3_IDS(info) \
  206. INTEL_VGA_DEVICE(0x0422, info), /* GT3 desktop */ \
  207. INTEL_VGA_DEVICE(0x042a, info), /* GT3 server */ \
  208. INTEL_VGA_DEVICE(0x042B, info), /* GT3 reserved */ \
  209. INTEL_VGA_DEVICE(0x042E, info), /* GT3 reserved */ \
  210. INTEL_VGA_DEVICE(0x0C22, info), /* SDV GT3 desktop */ \
  211. INTEL_VGA_DEVICE(0x0C2A, info), /* SDV GT3 server */ \
  212. INTEL_VGA_DEVICE(0x0C2B, info), /* SDV GT3 reserved */ \
  213. INTEL_VGA_DEVICE(0x0C2E, info), /* SDV GT3 reserved */ \
  214. INTEL_VGA_DEVICE(0x0A22, info), /* ULT GT3 desktop */ \
  215. INTEL_VGA_DEVICE(0x0A2A, info), /* ULT GT3 server */ \
  216. INTEL_VGA_DEVICE(0x0A2B, info), /* ULT GT3 reserved */ \
  217. INTEL_VGA_DEVICE(0x0D22, info), /* CRW GT3 desktop */ \
  218. INTEL_VGA_DEVICE(0x0D2A, info), /* CRW GT3 server */ \
  219. INTEL_VGA_DEVICE(0x0D2B, info), /* CRW GT3 reserved */ \
  220. INTEL_VGA_DEVICE(0x0D2E, info), /* CRW GT3 reserved */ \
  221. INTEL_VGA_DEVICE(0x0C26, info), /* SDV GT3 mobile */ \
  222. INTEL_VGA_DEVICE(0x0A26, info), /* ULT GT3 mobile */ \
  223. INTEL_VGA_DEVICE(0x0A2E, info), /* ULT GT3 reserved */ \
  224. INTEL_VGA_DEVICE(0x0D26, info) /* CRW GT3 mobile */
  225. #define INTEL_HSW_IDS(info) \
  226. INTEL_HSW_GT1_IDS(info), \
  227. INTEL_HSW_GT2_IDS(info), \
  228. INTEL_HSW_GT3_IDS(info)
  229. #define INTEL_VLV_IDS(info) \
  230. INTEL_VGA_DEVICE(0x0f30, info), \
  231. INTEL_VGA_DEVICE(0x0f31, info), \
  232. INTEL_VGA_DEVICE(0x0f32, info), \
  233. INTEL_VGA_DEVICE(0x0f33, info), \
  234. INTEL_VGA_DEVICE(0x0157, info), \
  235. INTEL_VGA_DEVICE(0x0155, info)
  236. #define INTEL_BDW_GT1_IDS(info) \
  237. INTEL_VGA_DEVICE(0x1602, info), /* GT1 ULT */ \
  238. INTEL_VGA_DEVICE(0x1606, info), /* GT1 ULT */ \
  239. INTEL_VGA_DEVICE(0x160B, info), /* GT1 Iris */ \
  240. INTEL_VGA_DEVICE(0x160E, info), /* GT1 ULX */ \
  241. INTEL_VGA_DEVICE(0x160A, info), /* GT1 Server */ \
  242. INTEL_VGA_DEVICE(0x160D, info) /* GT1 Workstation */
  243. #define INTEL_BDW_GT2_IDS(info) \
  244. INTEL_VGA_DEVICE(0x1612, info), /* GT2 Halo */ \
  245. INTEL_VGA_DEVICE(0x1616, info), /* GT2 ULT */ \
  246. INTEL_VGA_DEVICE(0x161B, info), /* GT2 ULT */ \
  247. INTEL_VGA_DEVICE(0x161E, info), /* GT2 ULX */ \
  248. INTEL_VGA_DEVICE(0x161A, info), /* GT2 Server */ \
  249. INTEL_VGA_DEVICE(0x161D, info) /* GT2 Workstation */
  250. #define INTEL_BDW_GT3_IDS(info) \
  251. INTEL_VGA_DEVICE(0x1622, info), /* ULT */ \
  252. INTEL_VGA_DEVICE(0x1626, info), /* ULT */ \
  253. INTEL_VGA_DEVICE(0x162B, info), /* Iris */ \
  254. INTEL_VGA_DEVICE(0x162E, info), /* ULX */\
  255. INTEL_VGA_DEVICE(0x162A, info), /* Server */ \
  256. INTEL_VGA_DEVICE(0x162D, info) /* Workstation */
  257. #define INTEL_BDW_RSVD_IDS(info) \
  258. INTEL_VGA_DEVICE(0x1632, info), /* ULT */ \
  259. INTEL_VGA_DEVICE(0x1636, info), /* ULT */ \
  260. INTEL_VGA_DEVICE(0x163B, info), /* Iris */ \
  261. INTEL_VGA_DEVICE(0x163E, info), /* ULX */ \
  262. INTEL_VGA_DEVICE(0x163A, info), /* Server */ \
  263. INTEL_VGA_DEVICE(0x163D, info) /* Workstation */
  264. #define INTEL_BDW_IDS(info) \
  265. INTEL_BDW_GT1_IDS(info), \
  266. INTEL_BDW_GT2_IDS(info), \
  267. INTEL_BDW_GT3_IDS(info), \
  268. INTEL_BDW_RSVD_IDS(info)
  269. #define INTEL_CHV_IDS(info) \
  270. INTEL_VGA_DEVICE(0x22b0, info), \
  271. INTEL_VGA_DEVICE(0x22b1, info), \
  272. INTEL_VGA_DEVICE(0x22b2, info), \
  273. INTEL_VGA_DEVICE(0x22b3, info)
  274. #define INTEL_SKL_GT1_IDS(info) \
  275. INTEL_VGA_DEVICE(0x1906, info), /* ULT GT1 */ \
  276. INTEL_VGA_DEVICE(0x190E, info), /* ULX GT1 */ \
  277. INTEL_VGA_DEVICE(0x1902, info), /* DT GT1 */ \
  278. INTEL_VGA_DEVICE(0x190B, info), /* Halo GT1 */ \
  279. INTEL_VGA_DEVICE(0x190A, info) /* SRV GT1 */
  280. #define INTEL_SKL_GT2_IDS(info) \
  281. INTEL_VGA_DEVICE(0x1916, info), /* ULT GT2 */ \
  282. INTEL_VGA_DEVICE(0x1921, info), /* ULT GT2F */ \
  283. INTEL_VGA_DEVICE(0x191E, info), /* ULX GT2 */ \
  284. INTEL_VGA_DEVICE(0x1912, info), /* DT GT2 */ \
  285. INTEL_VGA_DEVICE(0x191B, info), /* Halo GT2 */ \
  286. INTEL_VGA_DEVICE(0x191A, info), /* SRV GT2 */ \
  287. INTEL_VGA_DEVICE(0x191D, info) /* WKS GT2 */
  288. #define INTEL_SKL_GT3_IDS(info) \
  289. INTEL_VGA_DEVICE(0x1923, info), /* ULT GT3 */ \
  290. INTEL_VGA_DEVICE(0x1926, info), /* ULT GT3 */ \
  291. INTEL_VGA_DEVICE(0x1927, info), /* ULT GT3 */ \
  292. INTEL_VGA_DEVICE(0x192B, info), /* Halo GT3 */ \
  293. INTEL_VGA_DEVICE(0x192D, info) /* SRV GT3 */
  294. #define INTEL_SKL_GT4_IDS(info) \
  295. INTEL_VGA_DEVICE(0x1932, info), /* DT GT4 */ \
  296. INTEL_VGA_DEVICE(0x193B, info), /* Halo GT4 */ \
  297. INTEL_VGA_DEVICE(0x193D, info), /* WKS GT4 */ \
  298. INTEL_VGA_DEVICE(0x192A, info), /* SRV GT4 */ \
  299. INTEL_VGA_DEVICE(0x193A, info) /* SRV GT4e */
  300. #define INTEL_SKL_IDS(info) \
  301. INTEL_SKL_GT1_IDS(info), \
  302. INTEL_SKL_GT2_IDS(info), \
  303. INTEL_SKL_GT3_IDS(info), \
  304. INTEL_SKL_GT4_IDS(info)
  305. #define INTEL_BXT_IDS(info) \
  306. INTEL_VGA_DEVICE(0x0A84, info), \
  307. INTEL_VGA_DEVICE(0x1A84, info), \
  308. INTEL_VGA_DEVICE(0x1A85, info), \
  309. INTEL_VGA_DEVICE(0x5A84, info), /* APL HD Graphics 505 */ \
  310. INTEL_VGA_DEVICE(0x5A85, info) /* APL HD Graphics 500 */
  311. #define INTEL_GLK_IDS(info) \
  312. INTEL_VGA_DEVICE(0x3184, info), \
  313. INTEL_VGA_DEVICE(0x3185, info)
  314. #define INTEL_KBL_GT1_IDS(info) \
  315. INTEL_VGA_DEVICE(0x5913, info), /* ULT GT1.5 */ \
  316. INTEL_VGA_DEVICE(0x5915, info), /* ULX GT1.5 */ \
  317. INTEL_VGA_DEVICE(0x5906, info), /* ULT GT1 */ \
  318. INTEL_VGA_DEVICE(0x590E, info), /* ULX GT1 */ \
  319. INTEL_VGA_DEVICE(0x5902, info), /* DT GT1 */ \
  320. INTEL_VGA_DEVICE(0x5908, info), /* Halo GT1 */ \
  321. INTEL_VGA_DEVICE(0x590B, info), /* Halo GT1 */ \
  322. INTEL_VGA_DEVICE(0x590A, info) /* SRV GT1 */
  323. #define INTEL_KBL_GT2_IDS(info) \
  324. INTEL_VGA_DEVICE(0x5916, info), /* ULT GT2 */ \
  325. INTEL_VGA_DEVICE(0x5917, info), /* Mobile GT2 */ \
  326. INTEL_VGA_DEVICE(0x5921, info), /* ULT GT2F */ \
  327. INTEL_VGA_DEVICE(0x591E, info), /* ULX GT2 */ \
  328. INTEL_VGA_DEVICE(0x5912, info), /* DT GT2 */ \
  329. INTEL_VGA_DEVICE(0x591B, info), /* Halo GT2 */ \
  330. INTEL_VGA_DEVICE(0x591A, info), /* SRV GT2 */ \
  331. INTEL_VGA_DEVICE(0x591D, info) /* WKS GT2 */
  332. #define INTEL_KBL_GT3_IDS(info) \
  333. INTEL_VGA_DEVICE(0x5923, info), /* ULT GT3 */ \
  334. INTEL_VGA_DEVICE(0x5926, info), /* ULT GT3 */ \
  335. INTEL_VGA_DEVICE(0x5927, info) /* ULT GT3 */
  336. #define INTEL_KBL_GT4_IDS(info) \
  337. INTEL_VGA_DEVICE(0x593B, info) /* Halo GT4 */
  338. #define INTEL_KBL_IDS(info) \
  339. INTEL_KBL_GT1_IDS(info), \
  340. INTEL_KBL_GT2_IDS(info), \
  341. INTEL_KBL_GT3_IDS(info), \
  342. INTEL_KBL_GT4_IDS(info)
  343. /* CFL S */
  344. #define INTEL_CFL_S_GT1_IDS(info) \
  345. INTEL_VGA_DEVICE(0x3E90, info), /* SRV GT1 */ \
  346. INTEL_VGA_DEVICE(0x3E93, info), /* SRV GT1 */ \
  347. INTEL_VGA_DEVICE(0x3E99, info) /* SRV GT1 */
  348. #define INTEL_CFL_S_GT2_IDS(info) \
  349. INTEL_VGA_DEVICE(0x3E91, info), /* SRV GT2 */ \
  350. INTEL_VGA_DEVICE(0x3E92, info), /* SRV GT2 */ \
  351. INTEL_VGA_DEVICE(0x3E96, info), /* SRV GT2 */ \
  352. INTEL_VGA_DEVICE(0x3E9A, info) /* SRV GT2 */
  353. /* CFL H */
  354. #define INTEL_CFL_H_GT2_IDS(info) \
  355. INTEL_VGA_DEVICE(0x3E9B, info), /* Halo GT2 */ \
  356. INTEL_VGA_DEVICE(0x3E94, info) /* Halo GT2 */
  357. /* CFL U GT1 */
  358. #define INTEL_CFL_U_GT1_IDS(info) \
  359. INTEL_VGA_DEVICE(0x3EA1, info), \
  360. INTEL_VGA_DEVICE(0x3EA4, info)
  361. /* CFL U GT2 */
  362. #define INTEL_CFL_U_GT2_IDS(info) \
  363. INTEL_VGA_DEVICE(0x3EA0, info), \
  364. INTEL_VGA_DEVICE(0x3EA3, info), \
  365. INTEL_VGA_DEVICE(0x3EA9, info)
  366. /* CFL U GT3 */
  367. #define INTEL_CFL_U_GT3_IDS(info) \
  368. INTEL_VGA_DEVICE(0x3EA2, info), /* ULT GT3 */ \
  369. INTEL_VGA_DEVICE(0x3EA5, info), /* ULT GT3 */ \
  370. INTEL_VGA_DEVICE(0x3EA6, info), /* ULT GT3 */ \
  371. INTEL_VGA_DEVICE(0x3EA7, info), /* ULT GT3 */ \
  372. INTEL_VGA_DEVICE(0x3EA8, info) /* ULT GT3 */
  373. #define INTEL_CFL_IDS(info) \
  374. INTEL_CFL_S_GT1_IDS(info), \
  375. INTEL_CFL_S_GT2_IDS(info), \
  376. INTEL_CFL_H_GT2_IDS(info), \
  377. INTEL_CFL_U_GT1_IDS(info), \
  378. INTEL_CFL_U_GT2_IDS(info), \
  379. INTEL_CFL_U_GT3_IDS(info)
  380. /* CNL */
  381. #define INTEL_CNL_IDS(info) \
  382. INTEL_VGA_DEVICE(0x5A51, info), \
  383. INTEL_VGA_DEVICE(0x5A59, info), \
  384. INTEL_VGA_DEVICE(0x5A41, info), \
  385. INTEL_VGA_DEVICE(0x5A49, info), \
  386. INTEL_VGA_DEVICE(0x5A52, info), \
  387. INTEL_VGA_DEVICE(0x5A5A, info), \
  388. INTEL_VGA_DEVICE(0x5A42, info), \
  389. INTEL_VGA_DEVICE(0x5A4A, info), \
  390. INTEL_VGA_DEVICE(0x5A50, info), \
  391. INTEL_VGA_DEVICE(0x5A40, info), \
  392. INTEL_VGA_DEVICE(0x5A54, info), \
  393. INTEL_VGA_DEVICE(0x5A5C, info), \
  394. INTEL_VGA_DEVICE(0x5A44, info), \
  395. INTEL_VGA_DEVICE(0x5A4C, info)
  396. /* ICL */
  397. #define INTEL_ICL_11_IDS(info) \
  398. INTEL_VGA_DEVICE(0x8A50, info), \
  399. INTEL_VGA_DEVICE(0x8A51, info), \
  400. INTEL_VGA_DEVICE(0x8A5C, info), \
  401. INTEL_VGA_DEVICE(0x8A5D, info), \
  402. INTEL_VGA_DEVICE(0x8A52, info), \
  403. INTEL_VGA_DEVICE(0x8A5A, info), \
  404. INTEL_VGA_DEVICE(0x8A5B, info), \
  405. INTEL_VGA_DEVICE(0x8A71, info), \
  406. INTEL_VGA_DEVICE(0x8A70, info)
  407. #endif /* _PCI_EARLY_QUIRKS_H_ */