img-mdc-dma.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025
  1. /*
  2. * IMG Multi-threaded DMA Controller (MDC)
  3. *
  4. * Copyright (C) 2009,2012,2013 Imagination Technologies Ltd.
  5. * Copyright (C) 2014 Google, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/dmaengine.h>
  14. #include <linux/dmapool.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/irq.h>
  18. #include <linux/kernel.h>
  19. #include <linux/mfd/syscon.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_dma.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #include <linux/slab.h>
  27. #include <linux/spinlock.h>
  28. #include "dmaengine.h"
  29. #include "virt-dma.h"
  30. #define MDC_MAX_DMA_CHANNELS 32
  31. #define MDC_GENERAL_CONFIG 0x000
  32. #define MDC_GENERAL_CONFIG_LIST_IEN BIT(31)
  33. #define MDC_GENERAL_CONFIG_IEN BIT(29)
  34. #define MDC_GENERAL_CONFIG_LEVEL_INT BIT(28)
  35. #define MDC_GENERAL_CONFIG_INC_W BIT(12)
  36. #define MDC_GENERAL_CONFIG_INC_R BIT(8)
  37. #define MDC_GENERAL_CONFIG_PHYSICAL_W BIT(7)
  38. #define MDC_GENERAL_CONFIG_WIDTH_W_SHIFT 4
  39. #define MDC_GENERAL_CONFIG_WIDTH_W_MASK 0x7
  40. #define MDC_GENERAL_CONFIG_PHYSICAL_R BIT(3)
  41. #define MDC_GENERAL_CONFIG_WIDTH_R_SHIFT 0
  42. #define MDC_GENERAL_CONFIG_WIDTH_R_MASK 0x7
  43. #define MDC_READ_PORT_CONFIG 0x004
  44. #define MDC_READ_PORT_CONFIG_STHREAD_SHIFT 28
  45. #define MDC_READ_PORT_CONFIG_STHREAD_MASK 0xf
  46. #define MDC_READ_PORT_CONFIG_RTHREAD_SHIFT 24
  47. #define MDC_READ_PORT_CONFIG_RTHREAD_MASK 0xf
  48. #define MDC_READ_PORT_CONFIG_WTHREAD_SHIFT 16
  49. #define MDC_READ_PORT_CONFIG_WTHREAD_MASK 0xf
  50. #define MDC_READ_PORT_CONFIG_BURST_SIZE_SHIFT 4
  51. #define MDC_READ_PORT_CONFIG_BURST_SIZE_MASK 0xff
  52. #define MDC_READ_PORT_CONFIG_DREQ_ENABLE BIT(1)
  53. #define MDC_READ_ADDRESS 0x008
  54. #define MDC_WRITE_ADDRESS 0x00c
  55. #define MDC_TRANSFER_SIZE 0x010
  56. #define MDC_TRANSFER_SIZE_MASK 0xffffff
  57. #define MDC_LIST_NODE_ADDRESS 0x014
  58. #define MDC_CMDS_PROCESSED 0x018
  59. #define MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT 16
  60. #define MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK 0x3f
  61. #define MDC_CMDS_PROCESSED_INT_ACTIVE BIT(8)
  62. #define MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT 0
  63. #define MDC_CMDS_PROCESSED_CMDS_DONE_MASK 0x3f
  64. #define MDC_CONTROL_AND_STATUS 0x01c
  65. #define MDC_CONTROL_AND_STATUS_CANCEL BIT(20)
  66. #define MDC_CONTROL_AND_STATUS_LIST_EN BIT(4)
  67. #define MDC_CONTROL_AND_STATUS_EN BIT(0)
  68. #define MDC_ACTIVE_TRANSFER_SIZE 0x030
  69. #define MDC_GLOBAL_CONFIG_A 0x900
  70. #define MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_SHIFT 16
  71. #define MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_MASK 0xff
  72. #define MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_SHIFT 8
  73. #define MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_MASK 0xff
  74. #define MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_SHIFT 0
  75. #define MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_MASK 0xff
  76. struct mdc_hw_list_desc {
  77. u32 gen_conf;
  78. u32 readport_conf;
  79. u32 read_addr;
  80. u32 write_addr;
  81. u32 xfer_size;
  82. u32 node_addr;
  83. u32 cmds_done;
  84. u32 ctrl_status;
  85. /*
  86. * Not part of the list descriptor, but instead used by the CPU to
  87. * traverse the list.
  88. */
  89. struct mdc_hw_list_desc *next_desc;
  90. };
  91. struct mdc_tx_desc {
  92. struct mdc_chan *chan;
  93. struct virt_dma_desc vd;
  94. dma_addr_t list_phys;
  95. struct mdc_hw_list_desc *list;
  96. bool cyclic;
  97. bool cmd_loaded;
  98. unsigned int list_len;
  99. unsigned int list_period_len;
  100. size_t list_xfer_size;
  101. unsigned int list_cmds_done;
  102. };
  103. struct mdc_chan {
  104. struct mdc_dma *mdma;
  105. struct virt_dma_chan vc;
  106. struct dma_slave_config config;
  107. struct mdc_tx_desc *desc;
  108. int irq;
  109. unsigned int periph;
  110. unsigned int thread;
  111. unsigned int chan_nr;
  112. };
  113. struct mdc_dma_soc_data {
  114. void (*enable_chan)(struct mdc_chan *mchan);
  115. void (*disable_chan)(struct mdc_chan *mchan);
  116. };
  117. struct mdc_dma {
  118. struct dma_device dma_dev;
  119. void __iomem *regs;
  120. struct clk *clk;
  121. struct dma_pool *desc_pool;
  122. struct regmap *periph_regs;
  123. spinlock_t lock;
  124. unsigned int nr_threads;
  125. unsigned int nr_channels;
  126. unsigned int bus_width;
  127. unsigned int max_burst_mult;
  128. unsigned int max_xfer_size;
  129. const struct mdc_dma_soc_data *soc;
  130. struct mdc_chan channels[MDC_MAX_DMA_CHANNELS];
  131. };
  132. static inline u32 mdc_readl(struct mdc_dma *mdma, u32 reg)
  133. {
  134. return readl(mdma->regs + reg);
  135. }
  136. static inline void mdc_writel(struct mdc_dma *mdma, u32 val, u32 reg)
  137. {
  138. writel(val, mdma->regs + reg);
  139. }
  140. static inline u32 mdc_chan_readl(struct mdc_chan *mchan, u32 reg)
  141. {
  142. return mdc_readl(mchan->mdma, mchan->chan_nr * 0x040 + reg);
  143. }
  144. static inline void mdc_chan_writel(struct mdc_chan *mchan, u32 val, u32 reg)
  145. {
  146. mdc_writel(mchan->mdma, val, mchan->chan_nr * 0x040 + reg);
  147. }
  148. static inline struct mdc_chan *to_mdc_chan(struct dma_chan *c)
  149. {
  150. return container_of(to_virt_chan(c), struct mdc_chan, vc);
  151. }
  152. static inline struct mdc_tx_desc *to_mdc_desc(struct dma_async_tx_descriptor *t)
  153. {
  154. struct virt_dma_desc *vdesc = container_of(t, struct virt_dma_desc, tx);
  155. return container_of(vdesc, struct mdc_tx_desc, vd);
  156. }
  157. static inline struct device *mdma2dev(struct mdc_dma *mdma)
  158. {
  159. return mdma->dma_dev.dev;
  160. }
  161. static inline unsigned int to_mdc_width(unsigned int bytes)
  162. {
  163. return ffs(bytes) - 1;
  164. }
  165. static inline void mdc_set_read_width(struct mdc_hw_list_desc *ldesc,
  166. unsigned int bytes)
  167. {
  168. ldesc->gen_conf |= to_mdc_width(bytes) <<
  169. MDC_GENERAL_CONFIG_WIDTH_R_SHIFT;
  170. }
  171. static inline void mdc_set_write_width(struct mdc_hw_list_desc *ldesc,
  172. unsigned int bytes)
  173. {
  174. ldesc->gen_conf |= to_mdc_width(bytes) <<
  175. MDC_GENERAL_CONFIG_WIDTH_W_SHIFT;
  176. }
  177. static void mdc_list_desc_config(struct mdc_chan *mchan,
  178. struct mdc_hw_list_desc *ldesc,
  179. enum dma_transfer_direction dir,
  180. dma_addr_t src, dma_addr_t dst, size_t len)
  181. {
  182. struct mdc_dma *mdma = mchan->mdma;
  183. unsigned int max_burst, burst_size;
  184. ldesc->gen_conf = MDC_GENERAL_CONFIG_IEN | MDC_GENERAL_CONFIG_LIST_IEN |
  185. MDC_GENERAL_CONFIG_LEVEL_INT | MDC_GENERAL_CONFIG_PHYSICAL_W |
  186. MDC_GENERAL_CONFIG_PHYSICAL_R;
  187. ldesc->readport_conf =
  188. (mchan->thread << MDC_READ_PORT_CONFIG_STHREAD_SHIFT) |
  189. (mchan->thread << MDC_READ_PORT_CONFIG_RTHREAD_SHIFT) |
  190. (mchan->thread << MDC_READ_PORT_CONFIG_WTHREAD_SHIFT);
  191. ldesc->read_addr = src;
  192. ldesc->write_addr = dst;
  193. ldesc->xfer_size = len - 1;
  194. ldesc->node_addr = 0;
  195. ldesc->cmds_done = 0;
  196. ldesc->ctrl_status = MDC_CONTROL_AND_STATUS_LIST_EN |
  197. MDC_CONTROL_AND_STATUS_EN;
  198. ldesc->next_desc = NULL;
  199. if (IS_ALIGNED(dst, mdma->bus_width) &&
  200. IS_ALIGNED(src, mdma->bus_width))
  201. max_burst = mdma->bus_width * mdma->max_burst_mult;
  202. else
  203. max_burst = mdma->bus_width * (mdma->max_burst_mult - 1);
  204. if (dir == DMA_MEM_TO_DEV) {
  205. ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_R;
  206. ldesc->readport_conf |= MDC_READ_PORT_CONFIG_DREQ_ENABLE;
  207. mdc_set_read_width(ldesc, mdma->bus_width);
  208. mdc_set_write_width(ldesc, mchan->config.dst_addr_width);
  209. burst_size = min(max_burst, mchan->config.dst_maxburst *
  210. mchan->config.dst_addr_width);
  211. } else if (dir == DMA_DEV_TO_MEM) {
  212. ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_W;
  213. ldesc->readport_conf |= MDC_READ_PORT_CONFIG_DREQ_ENABLE;
  214. mdc_set_read_width(ldesc, mchan->config.src_addr_width);
  215. mdc_set_write_width(ldesc, mdma->bus_width);
  216. burst_size = min(max_burst, mchan->config.src_maxburst *
  217. mchan->config.src_addr_width);
  218. } else {
  219. ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_R |
  220. MDC_GENERAL_CONFIG_INC_W;
  221. mdc_set_read_width(ldesc, mdma->bus_width);
  222. mdc_set_write_width(ldesc, mdma->bus_width);
  223. burst_size = max_burst;
  224. }
  225. ldesc->readport_conf |= (burst_size - 1) <<
  226. MDC_READ_PORT_CONFIG_BURST_SIZE_SHIFT;
  227. }
  228. static void mdc_list_desc_free(struct mdc_tx_desc *mdesc)
  229. {
  230. struct mdc_dma *mdma = mdesc->chan->mdma;
  231. struct mdc_hw_list_desc *curr, *next;
  232. dma_addr_t curr_phys, next_phys;
  233. curr = mdesc->list;
  234. curr_phys = mdesc->list_phys;
  235. while (curr) {
  236. next = curr->next_desc;
  237. next_phys = curr->node_addr;
  238. dma_pool_free(mdma->desc_pool, curr, curr_phys);
  239. curr = next;
  240. curr_phys = next_phys;
  241. }
  242. }
  243. static void mdc_desc_free(struct virt_dma_desc *vd)
  244. {
  245. struct mdc_tx_desc *mdesc = to_mdc_desc(&vd->tx);
  246. mdc_list_desc_free(mdesc);
  247. kfree(mdesc);
  248. }
  249. static struct dma_async_tx_descriptor *mdc_prep_dma_memcpy(
  250. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, size_t len,
  251. unsigned long flags)
  252. {
  253. struct mdc_chan *mchan = to_mdc_chan(chan);
  254. struct mdc_dma *mdma = mchan->mdma;
  255. struct mdc_tx_desc *mdesc;
  256. struct mdc_hw_list_desc *curr, *prev = NULL;
  257. dma_addr_t curr_phys;
  258. if (!len)
  259. return NULL;
  260. mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
  261. if (!mdesc)
  262. return NULL;
  263. mdesc->chan = mchan;
  264. mdesc->list_xfer_size = len;
  265. while (len > 0) {
  266. size_t xfer_size;
  267. curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT, &curr_phys);
  268. if (!curr)
  269. goto free_desc;
  270. if (prev) {
  271. prev->node_addr = curr_phys;
  272. prev->next_desc = curr;
  273. } else {
  274. mdesc->list_phys = curr_phys;
  275. mdesc->list = curr;
  276. }
  277. xfer_size = min_t(size_t, mdma->max_xfer_size, len);
  278. mdc_list_desc_config(mchan, curr, DMA_MEM_TO_MEM, src, dest,
  279. xfer_size);
  280. prev = curr;
  281. mdesc->list_len++;
  282. src += xfer_size;
  283. dest += xfer_size;
  284. len -= xfer_size;
  285. }
  286. return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
  287. free_desc:
  288. mdc_desc_free(&mdesc->vd);
  289. return NULL;
  290. }
  291. static int mdc_check_slave_width(struct mdc_chan *mchan,
  292. enum dma_transfer_direction dir)
  293. {
  294. enum dma_slave_buswidth width;
  295. if (dir == DMA_MEM_TO_DEV)
  296. width = mchan->config.dst_addr_width;
  297. else
  298. width = mchan->config.src_addr_width;
  299. switch (width) {
  300. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  301. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  302. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  303. case DMA_SLAVE_BUSWIDTH_8_BYTES:
  304. break;
  305. default:
  306. return -EINVAL;
  307. }
  308. if (width > mchan->mdma->bus_width)
  309. return -EINVAL;
  310. return 0;
  311. }
  312. static struct dma_async_tx_descriptor *mdc_prep_dma_cyclic(
  313. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  314. size_t period_len, enum dma_transfer_direction dir,
  315. unsigned long flags)
  316. {
  317. struct mdc_chan *mchan = to_mdc_chan(chan);
  318. struct mdc_dma *mdma = mchan->mdma;
  319. struct mdc_tx_desc *mdesc;
  320. struct mdc_hw_list_desc *curr, *prev = NULL;
  321. dma_addr_t curr_phys;
  322. if (!buf_len && !period_len)
  323. return NULL;
  324. if (!is_slave_direction(dir))
  325. return NULL;
  326. if (mdc_check_slave_width(mchan, dir) < 0)
  327. return NULL;
  328. mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
  329. if (!mdesc)
  330. return NULL;
  331. mdesc->chan = mchan;
  332. mdesc->cyclic = true;
  333. mdesc->list_xfer_size = buf_len;
  334. mdesc->list_period_len = DIV_ROUND_UP(period_len,
  335. mdma->max_xfer_size);
  336. while (buf_len > 0) {
  337. size_t remainder = min(period_len, buf_len);
  338. while (remainder > 0) {
  339. size_t xfer_size;
  340. curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT,
  341. &curr_phys);
  342. if (!curr)
  343. goto free_desc;
  344. if (!prev) {
  345. mdesc->list_phys = curr_phys;
  346. mdesc->list = curr;
  347. } else {
  348. prev->node_addr = curr_phys;
  349. prev->next_desc = curr;
  350. }
  351. xfer_size = min_t(size_t, mdma->max_xfer_size,
  352. remainder);
  353. if (dir == DMA_MEM_TO_DEV) {
  354. mdc_list_desc_config(mchan, curr, dir,
  355. buf_addr,
  356. mchan->config.dst_addr,
  357. xfer_size);
  358. } else {
  359. mdc_list_desc_config(mchan, curr, dir,
  360. mchan->config.src_addr,
  361. buf_addr,
  362. xfer_size);
  363. }
  364. prev = curr;
  365. mdesc->list_len++;
  366. buf_addr += xfer_size;
  367. buf_len -= xfer_size;
  368. remainder -= xfer_size;
  369. }
  370. }
  371. prev->node_addr = mdesc->list_phys;
  372. return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
  373. free_desc:
  374. mdc_desc_free(&mdesc->vd);
  375. return NULL;
  376. }
  377. static struct dma_async_tx_descriptor *mdc_prep_slave_sg(
  378. struct dma_chan *chan, struct scatterlist *sgl,
  379. unsigned int sg_len, enum dma_transfer_direction dir,
  380. unsigned long flags, void *context)
  381. {
  382. struct mdc_chan *mchan = to_mdc_chan(chan);
  383. struct mdc_dma *mdma = mchan->mdma;
  384. struct mdc_tx_desc *mdesc;
  385. struct scatterlist *sg;
  386. struct mdc_hw_list_desc *curr, *prev = NULL;
  387. dma_addr_t curr_phys;
  388. unsigned int i;
  389. if (!sgl)
  390. return NULL;
  391. if (!is_slave_direction(dir))
  392. return NULL;
  393. if (mdc_check_slave_width(mchan, dir) < 0)
  394. return NULL;
  395. mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
  396. if (!mdesc)
  397. return NULL;
  398. mdesc->chan = mchan;
  399. for_each_sg(sgl, sg, sg_len, i) {
  400. dma_addr_t buf = sg_dma_address(sg);
  401. size_t buf_len = sg_dma_len(sg);
  402. while (buf_len > 0) {
  403. size_t xfer_size;
  404. curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT,
  405. &curr_phys);
  406. if (!curr)
  407. goto free_desc;
  408. if (!prev) {
  409. mdesc->list_phys = curr_phys;
  410. mdesc->list = curr;
  411. } else {
  412. prev->node_addr = curr_phys;
  413. prev->next_desc = curr;
  414. }
  415. xfer_size = min_t(size_t, mdma->max_xfer_size,
  416. buf_len);
  417. if (dir == DMA_MEM_TO_DEV) {
  418. mdc_list_desc_config(mchan, curr, dir, buf,
  419. mchan->config.dst_addr,
  420. xfer_size);
  421. } else {
  422. mdc_list_desc_config(mchan, curr, dir,
  423. mchan->config.src_addr,
  424. buf, xfer_size);
  425. }
  426. prev = curr;
  427. mdesc->list_len++;
  428. mdesc->list_xfer_size += xfer_size;
  429. buf += xfer_size;
  430. buf_len -= xfer_size;
  431. }
  432. }
  433. return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
  434. free_desc:
  435. mdc_desc_free(&mdesc->vd);
  436. return NULL;
  437. }
  438. static void mdc_issue_desc(struct mdc_chan *mchan)
  439. {
  440. struct mdc_dma *mdma = mchan->mdma;
  441. struct virt_dma_desc *vd;
  442. struct mdc_tx_desc *mdesc;
  443. u32 val;
  444. vd = vchan_next_desc(&mchan->vc);
  445. if (!vd)
  446. return;
  447. list_del(&vd->node);
  448. mdesc = to_mdc_desc(&vd->tx);
  449. mchan->desc = mdesc;
  450. dev_dbg(mdma2dev(mdma), "Issuing descriptor on channel %d\n",
  451. mchan->chan_nr);
  452. mdma->soc->enable_chan(mchan);
  453. val = mdc_chan_readl(mchan, MDC_GENERAL_CONFIG);
  454. val |= MDC_GENERAL_CONFIG_LIST_IEN | MDC_GENERAL_CONFIG_IEN |
  455. MDC_GENERAL_CONFIG_LEVEL_INT | MDC_GENERAL_CONFIG_PHYSICAL_W |
  456. MDC_GENERAL_CONFIG_PHYSICAL_R;
  457. mdc_chan_writel(mchan, val, MDC_GENERAL_CONFIG);
  458. val = (mchan->thread << MDC_READ_PORT_CONFIG_STHREAD_SHIFT) |
  459. (mchan->thread << MDC_READ_PORT_CONFIG_RTHREAD_SHIFT) |
  460. (mchan->thread << MDC_READ_PORT_CONFIG_WTHREAD_SHIFT);
  461. mdc_chan_writel(mchan, val, MDC_READ_PORT_CONFIG);
  462. mdc_chan_writel(mchan, mdesc->list_phys, MDC_LIST_NODE_ADDRESS);
  463. val = mdc_chan_readl(mchan, MDC_CONTROL_AND_STATUS);
  464. val |= MDC_CONTROL_AND_STATUS_LIST_EN;
  465. mdc_chan_writel(mchan, val, MDC_CONTROL_AND_STATUS);
  466. }
  467. static void mdc_issue_pending(struct dma_chan *chan)
  468. {
  469. struct mdc_chan *mchan = to_mdc_chan(chan);
  470. unsigned long flags;
  471. spin_lock_irqsave(&mchan->vc.lock, flags);
  472. if (vchan_issue_pending(&mchan->vc) && !mchan->desc)
  473. mdc_issue_desc(mchan);
  474. spin_unlock_irqrestore(&mchan->vc.lock, flags);
  475. }
  476. static enum dma_status mdc_tx_status(struct dma_chan *chan,
  477. dma_cookie_t cookie, struct dma_tx_state *txstate)
  478. {
  479. struct mdc_chan *mchan = to_mdc_chan(chan);
  480. struct mdc_tx_desc *mdesc;
  481. struct virt_dma_desc *vd;
  482. unsigned long flags;
  483. size_t bytes = 0;
  484. int ret;
  485. ret = dma_cookie_status(chan, cookie, txstate);
  486. if (ret == DMA_COMPLETE)
  487. return ret;
  488. if (!txstate)
  489. return ret;
  490. spin_lock_irqsave(&mchan->vc.lock, flags);
  491. vd = vchan_find_desc(&mchan->vc, cookie);
  492. if (vd) {
  493. mdesc = to_mdc_desc(&vd->tx);
  494. bytes = mdesc->list_xfer_size;
  495. } else if (mchan->desc && mchan->desc->vd.tx.cookie == cookie) {
  496. struct mdc_hw_list_desc *ldesc;
  497. u32 val1, val2, done, processed, residue;
  498. int i, cmds;
  499. mdesc = mchan->desc;
  500. /*
  501. * Determine the number of commands that haven't been
  502. * processed (handled by the IRQ handler) yet.
  503. */
  504. do {
  505. val1 = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED) &
  506. ~MDC_CMDS_PROCESSED_INT_ACTIVE;
  507. residue = mdc_chan_readl(mchan,
  508. MDC_ACTIVE_TRANSFER_SIZE);
  509. val2 = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED) &
  510. ~MDC_CMDS_PROCESSED_INT_ACTIVE;
  511. } while (val1 != val2);
  512. done = (val1 >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
  513. MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
  514. processed = (val1 >> MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) &
  515. MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK;
  516. cmds = (done - processed) %
  517. (MDC_CMDS_PROCESSED_CMDS_DONE_MASK + 1);
  518. /*
  519. * If the command loaded event hasn't been processed yet, then
  520. * the difference above includes an extra command.
  521. */
  522. if (!mdesc->cmd_loaded)
  523. cmds--;
  524. else
  525. cmds += mdesc->list_cmds_done;
  526. bytes = mdesc->list_xfer_size;
  527. ldesc = mdesc->list;
  528. for (i = 0; i < cmds; i++) {
  529. bytes -= ldesc->xfer_size + 1;
  530. ldesc = ldesc->next_desc;
  531. }
  532. if (ldesc) {
  533. if (residue != MDC_TRANSFER_SIZE_MASK)
  534. bytes -= ldesc->xfer_size - residue;
  535. else
  536. bytes -= ldesc->xfer_size + 1;
  537. }
  538. }
  539. spin_unlock_irqrestore(&mchan->vc.lock, flags);
  540. dma_set_residue(txstate, bytes);
  541. return ret;
  542. }
  543. static unsigned int mdc_get_new_events(struct mdc_chan *mchan)
  544. {
  545. u32 val, processed, done1, done2;
  546. unsigned int ret;
  547. val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
  548. processed = (val >> MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) &
  549. MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK;
  550. /*
  551. * CMDS_DONE may have incremented between reading CMDS_PROCESSED
  552. * and clearing INT_ACTIVE. Re-read CMDS_PROCESSED to ensure we
  553. * didn't miss a command completion.
  554. */
  555. do {
  556. val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
  557. done1 = (val >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
  558. MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
  559. val &= ~((MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK <<
  560. MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) |
  561. MDC_CMDS_PROCESSED_INT_ACTIVE);
  562. val |= done1 << MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT;
  563. mdc_chan_writel(mchan, val, MDC_CMDS_PROCESSED);
  564. val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
  565. done2 = (val >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
  566. MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
  567. } while (done1 != done2);
  568. if (done1 >= processed)
  569. ret = done1 - processed;
  570. else
  571. ret = ((MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK + 1) -
  572. processed) + done1;
  573. return ret;
  574. }
  575. static int mdc_terminate_all(struct dma_chan *chan)
  576. {
  577. struct mdc_chan *mchan = to_mdc_chan(chan);
  578. struct mdc_tx_desc *mdesc;
  579. unsigned long flags;
  580. LIST_HEAD(head);
  581. spin_lock_irqsave(&mchan->vc.lock, flags);
  582. mdc_chan_writel(mchan, MDC_CONTROL_AND_STATUS_CANCEL,
  583. MDC_CONTROL_AND_STATUS);
  584. mdesc = mchan->desc;
  585. mchan->desc = NULL;
  586. vchan_get_all_descriptors(&mchan->vc, &head);
  587. mdc_get_new_events(mchan);
  588. spin_unlock_irqrestore(&mchan->vc.lock, flags);
  589. if (mdesc)
  590. mdc_desc_free(&mdesc->vd);
  591. vchan_dma_desc_free_list(&mchan->vc, &head);
  592. return 0;
  593. }
  594. static int mdc_slave_config(struct dma_chan *chan,
  595. struct dma_slave_config *config)
  596. {
  597. struct mdc_chan *mchan = to_mdc_chan(chan);
  598. unsigned long flags;
  599. spin_lock_irqsave(&mchan->vc.lock, flags);
  600. mchan->config = *config;
  601. spin_unlock_irqrestore(&mchan->vc.lock, flags);
  602. return 0;
  603. }
  604. static void mdc_free_chan_resources(struct dma_chan *chan)
  605. {
  606. struct mdc_chan *mchan = to_mdc_chan(chan);
  607. struct mdc_dma *mdma = mchan->mdma;
  608. mdc_terminate_all(chan);
  609. mdma->soc->disable_chan(mchan);
  610. }
  611. static irqreturn_t mdc_chan_irq(int irq, void *dev_id)
  612. {
  613. struct mdc_chan *mchan = (struct mdc_chan *)dev_id;
  614. struct mdc_tx_desc *mdesc;
  615. unsigned int i, new_events;
  616. spin_lock(&mchan->vc.lock);
  617. dev_dbg(mdma2dev(mchan->mdma), "IRQ on channel %d\n", mchan->chan_nr);
  618. new_events = mdc_get_new_events(mchan);
  619. if (!new_events)
  620. goto out;
  621. mdesc = mchan->desc;
  622. if (!mdesc) {
  623. dev_warn(mdma2dev(mchan->mdma),
  624. "IRQ with no active descriptor on channel %d\n",
  625. mchan->chan_nr);
  626. goto out;
  627. }
  628. for (i = 0; i < new_events; i++) {
  629. /*
  630. * The first interrupt in a transfer indicates that the
  631. * command list has been loaded, not that a command has
  632. * been completed.
  633. */
  634. if (!mdesc->cmd_loaded) {
  635. mdesc->cmd_loaded = true;
  636. continue;
  637. }
  638. mdesc->list_cmds_done++;
  639. if (mdesc->cyclic) {
  640. mdesc->list_cmds_done %= mdesc->list_len;
  641. if (mdesc->list_cmds_done % mdesc->list_period_len == 0)
  642. vchan_cyclic_callback(&mdesc->vd);
  643. } else if (mdesc->list_cmds_done == mdesc->list_len) {
  644. mchan->desc = NULL;
  645. vchan_cookie_complete(&mdesc->vd);
  646. mdc_issue_desc(mchan);
  647. break;
  648. }
  649. }
  650. out:
  651. spin_unlock(&mchan->vc.lock);
  652. return IRQ_HANDLED;
  653. }
  654. static struct dma_chan *mdc_of_xlate(struct of_phandle_args *dma_spec,
  655. struct of_dma *ofdma)
  656. {
  657. struct mdc_dma *mdma = ofdma->of_dma_data;
  658. struct dma_chan *chan;
  659. if (dma_spec->args_count != 3)
  660. return NULL;
  661. list_for_each_entry(chan, &mdma->dma_dev.channels, device_node) {
  662. struct mdc_chan *mchan = to_mdc_chan(chan);
  663. if (!(dma_spec->args[1] & BIT(mchan->chan_nr)))
  664. continue;
  665. if (dma_get_slave_channel(chan)) {
  666. mchan->periph = dma_spec->args[0];
  667. mchan->thread = dma_spec->args[2];
  668. return chan;
  669. }
  670. }
  671. return NULL;
  672. }
  673. #define PISTACHIO_CR_PERIPH_DMA_ROUTE(ch) (0x120 + 0x4 * ((ch) / 4))
  674. #define PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(ch) (8 * ((ch) % 4))
  675. #define PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK 0x3f
  676. static void pistachio_mdc_enable_chan(struct mdc_chan *mchan)
  677. {
  678. struct mdc_dma *mdma = mchan->mdma;
  679. regmap_update_bits(mdma->periph_regs,
  680. PISTACHIO_CR_PERIPH_DMA_ROUTE(mchan->chan_nr),
  681. PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK <<
  682. PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr),
  683. mchan->periph <<
  684. PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr));
  685. }
  686. static void pistachio_mdc_disable_chan(struct mdc_chan *mchan)
  687. {
  688. struct mdc_dma *mdma = mchan->mdma;
  689. regmap_update_bits(mdma->periph_regs,
  690. PISTACHIO_CR_PERIPH_DMA_ROUTE(mchan->chan_nr),
  691. PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK <<
  692. PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr),
  693. 0);
  694. }
  695. static const struct mdc_dma_soc_data pistachio_mdc_data = {
  696. .enable_chan = pistachio_mdc_enable_chan,
  697. .disable_chan = pistachio_mdc_disable_chan,
  698. };
  699. static const struct of_device_id mdc_dma_of_match[] = {
  700. { .compatible = "img,pistachio-mdc-dma", .data = &pistachio_mdc_data, },
  701. { },
  702. };
  703. MODULE_DEVICE_TABLE(of, mdc_dma_of_match);
  704. static int mdc_dma_probe(struct platform_device *pdev)
  705. {
  706. struct mdc_dma *mdma;
  707. struct resource *res;
  708. unsigned int i;
  709. u32 val;
  710. int ret;
  711. mdma = devm_kzalloc(&pdev->dev, sizeof(*mdma), GFP_KERNEL);
  712. if (!mdma)
  713. return -ENOMEM;
  714. platform_set_drvdata(pdev, mdma);
  715. mdma->soc = of_device_get_match_data(&pdev->dev);
  716. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  717. mdma->regs = devm_ioremap_resource(&pdev->dev, res);
  718. if (IS_ERR(mdma->regs))
  719. return PTR_ERR(mdma->regs);
  720. mdma->periph_regs = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  721. "img,cr-periph");
  722. if (IS_ERR(mdma->periph_regs))
  723. return PTR_ERR(mdma->periph_regs);
  724. mdma->clk = devm_clk_get(&pdev->dev, "sys");
  725. if (IS_ERR(mdma->clk))
  726. return PTR_ERR(mdma->clk);
  727. ret = clk_prepare_enable(mdma->clk);
  728. if (ret)
  729. return ret;
  730. dma_cap_zero(mdma->dma_dev.cap_mask);
  731. dma_cap_set(DMA_SLAVE, mdma->dma_dev.cap_mask);
  732. dma_cap_set(DMA_PRIVATE, mdma->dma_dev.cap_mask);
  733. dma_cap_set(DMA_CYCLIC, mdma->dma_dev.cap_mask);
  734. dma_cap_set(DMA_MEMCPY, mdma->dma_dev.cap_mask);
  735. val = mdc_readl(mdma, MDC_GLOBAL_CONFIG_A);
  736. mdma->nr_channels = (val >> MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_SHIFT) &
  737. MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_MASK;
  738. mdma->nr_threads =
  739. 1 << ((val >> MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_SHIFT) &
  740. MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_MASK);
  741. mdma->bus_width =
  742. (1 << ((val >> MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_SHIFT) &
  743. MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_MASK)) / 8;
  744. /*
  745. * Although transfer sizes of up to MDC_TRANSFER_SIZE_MASK + 1 bytes
  746. * are supported, this makes it possible for the value reported in
  747. * MDC_ACTIVE_TRANSFER_SIZE to be ambiguous - an active transfer size
  748. * of MDC_TRANSFER_SIZE_MASK may indicate either that 0 bytes or
  749. * MDC_TRANSFER_SIZE_MASK + 1 bytes are remaining. To eliminate this
  750. * ambiguity, restrict transfer sizes to one bus-width less than the
  751. * actual maximum.
  752. */
  753. mdma->max_xfer_size = MDC_TRANSFER_SIZE_MASK + 1 - mdma->bus_width;
  754. of_property_read_u32(pdev->dev.of_node, "dma-channels",
  755. &mdma->nr_channels);
  756. ret = of_property_read_u32(pdev->dev.of_node,
  757. "img,max-burst-multiplier",
  758. &mdma->max_burst_mult);
  759. if (ret)
  760. goto disable_clk;
  761. mdma->dma_dev.dev = &pdev->dev;
  762. mdma->dma_dev.device_prep_slave_sg = mdc_prep_slave_sg;
  763. mdma->dma_dev.device_prep_dma_cyclic = mdc_prep_dma_cyclic;
  764. mdma->dma_dev.device_prep_dma_memcpy = mdc_prep_dma_memcpy;
  765. mdma->dma_dev.device_free_chan_resources = mdc_free_chan_resources;
  766. mdma->dma_dev.device_tx_status = mdc_tx_status;
  767. mdma->dma_dev.device_issue_pending = mdc_issue_pending;
  768. mdma->dma_dev.device_terminate_all = mdc_terminate_all;
  769. mdma->dma_dev.device_config = mdc_slave_config;
  770. mdma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
  771. mdma->dma_dev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
  772. for (i = 1; i <= mdma->bus_width; i <<= 1) {
  773. mdma->dma_dev.src_addr_widths |= BIT(i);
  774. mdma->dma_dev.dst_addr_widths |= BIT(i);
  775. }
  776. INIT_LIST_HEAD(&mdma->dma_dev.channels);
  777. for (i = 0; i < mdma->nr_channels; i++) {
  778. struct mdc_chan *mchan = &mdma->channels[i];
  779. mchan->mdma = mdma;
  780. mchan->chan_nr = i;
  781. mchan->irq = platform_get_irq(pdev, i);
  782. if (mchan->irq < 0) {
  783. ret = mchan->irq;
  784. goto disable_clk;
  785. }
  786. ret = devm_request_irq(&pdev->dev, mchan->irq, mdc_chan_irq,
  787. IRQ_TYPE_LEVEL_HIGH,
  788. dev_name(&pdev->dev), mchan);
  789. if (ret < 0)
  790. goto disable_clk;
  791. mchan->vc.desc_free = mdc_desc_free;
  792. vchan_init(&mchan->vc, &mdma->dma_dev);
  793. }
  794. mdma->desc_pool = dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
  795. sizeof(struct mdc_hw_list_desc),
  796. 4, 0);
  797. if (!mdma->desc_pool) {
  798. ret = -ENOMEM;
  799. goto disable_clk;
  800. }
  801. ret = dma_async_device_register(&mdma->dma_dev);
  802. if (ret)
  803. goto disable_clk;
  804. ret = of_dma_controller_register(pdev->dev.of_node, mdc_of_xlate, mdma);
  805. if (ret)
  806. goto unregister;
  807. dev_info(&pdev->dev, "MDC with %u channels and %u threads\n",
  808. mdma->nr_channels, mdma->nr_threads);
  809. return 0;
  810. unregister:
  811. dma_async_device_unregister(&mdma->dma_dev);
  812. disable_clk:
  813. clk_disable_unprepare(mdma->clk);
  814. return ret;
  815. }
  816. static int mdc_dma_remove(struct platform_device *pdev)
  817. {
  818. struct mdc_dma *mdma = platform_get_drvdata(pdev);
  819. struct mdc_chan *mchan, *next;
  820. of_dma_controller_free(pdev->dev.of_node);
  821. dma_async_device_unregister(&mdma->dma_dev);
  822. list_for_each_entry_safe(mchan, next, &mdma->dma_dev.channels,
  823. vc.chan.device_node) {
  824. list_del(&mchan->vc.chan.device_node);
  825. devm_free_irq(&pdev->dev, mchan->irq, mchan);
  826. tasklet_kill(&mchan->vc.task);
  827. }
  828. clk_disable_unprepare(mdma->clk);
  829. return 0;
  830. }
  831. static struct platform_driver mdc_dma_driver = {
  832. .driver = {
  833. .name = "img-mdc-dma",
  834. .of_match_table = of_match_ptr(mdc_dma_of_match),
  835. },
  836. .probe = mdc_dma_probe,
  837. .remove = mdc_dma_remove,
  838. };
  839. module_platform_driver(mdc_dma_driver);
  840. MODULE_DESCRIPTION("IMG Multi-threaded DMA Controller (MDC) driver");
  841. MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
  842. MODULE_LICENSE("GPL v2");