head_64.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit
  4. *
  5. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  6. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  7. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  8. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  9. * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
  10. */
  11. #include <linux/linkage.h>
  12. #include <linux/threads.h>
  13. #include <linux/init.h>
  14. #include <asm/segment.h>
  15. #include <asm/pgtable.h>
  16. #include <asm/page.h>
  17. #include <asm/msr.h>
  18. #include <asm/cache.h>
  19. #include <asm/processor-flags.h>
  20. #include <asm/percpu.h>
  21. #include <asm/nops.h>
  22. #include "../entry/calling.h"
  23. #include <asm/export.h>
  24. #include <asm/nospec-branch.h>
  25. #include <asm/fixmap.h>
  26. #ifdef CONFIG_PARAVIRT
  27. #include <asm/asm-offsets.h>
  28. #include <asm/paravirt.h>
  29. #define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg
  30. #else
  31. #define GET_CR2_INTO(reg) movq %cr2, reg
  32. #define INTERRUPT_RETURN iretq
  33. #endif
  34. /* we are not able to switch in one step to the final KERNEL ADDRESS SPACE
  35. * because we need identity-mapped pages.
  36. *
  37. */
  38. #define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  39. #if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH)
  40. PGD_PAGE_OFFSET = pgd_index(__PAGE_OFFSET_BASE)
  41. PGD_START_KERNEL = pgd_index(__START_KERNEL_map)
  42. #endif
  43. L3_START_KERNEL = pud_index(__START_KERNEL_map)
  44. .text
  45. __HEAD
  46. .code64
  47. .globl startup_64
  48. startup_64:
  49. UNWIND_HINT_EMPTY
  50. /*
  51. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
  52. * and someone has loaded an identity mapped page table
  53. * for us. These identity mapped page tables map all of the
  54. * kernel pages and possibly all of memory.
  55. *
  56. * %rsi holds a physical pointer to real_mode_data.
  57. *
  58. * We come here either directly from a 64bit bootloader, or from
  59. * arch/x86/boot/compressed/head_64.S.
  60. *
  61. * We only come here initially at boot nothing else comes here.
  62. *
  63. * Since we may be loaded at an address different from what we were
  64. * compiled to run at we first fixup the physical addresses in our page
  65. * tables and then reload them.
  66. */
  67. /* Set up the stack for verify_cpu(), similar to initial_stack below */
  68. leaq (__end_init_task - SIZEOF_PTREGS)(%rip), %rsp
  69. /* Sanitize CPU configuration */
  70. call verify_cpu
  71. /*
  72. * Perform pagetable fixups. Additionally, if SME is active, encrypt
  73. * the kernel and retrieve the modifier (SME encryption mask if SME
  74. * is active) to be added to the initial pgdir entry that will be
  75. * programmed into CR3.
  76. */
  77. leaq _text(%rip), %rdi
  78. pushq %rsi
  79. call __startup_64
  80. popq %rsi
  81. /* Form the CR3 value being sure to include the CR3 modifier */
  82. addq $(early_top_pgt - __START_KERNEL_map), %rax
  83. jmp 1f
  84. ENTRY(secondary_startup_64)
  85. UNWIND_HINT_EMPTY
  86. /*
  87. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
  88. * and someone has loaded a mapped page table.
  89. *
  90. * %rsi holds a physical pointer to real_mode_data.
  91. *
  92. * We come here either from startup_64 (using physical addresses)
  93. * or from trampoline.S (using virtual addresses).
  94. *
  95. * Using virtual addresses from trampoline.S removes the need
  96. * to have any identity mapped pages in the kernel page table
  97. * after the boot processor executes this code.
  98. */
  99. /* Sanitize CPU configuration */
  100. call verify_cpu
  101. /*
  102. * Retrieve the modifier (SME encryption mask if SME is active) to be
  103. * added to the initial pgdir entry that will be programmed into CR3.
  104. */
  105. pushq %rsi
  106. call __startup_secondary_64
  107. popq %rsi
  108. /* Form the CR3 value being sure to include the CR3 modifier */
  109. addq $(init_top_pgt - __START_KERNEL_map), %rax
  110. 1:
  111. /* Enable PAE mode, PGE and LA57 */
  112. movl $(X86_CR4_PAE | X86_CR4_PGE), %ecx
  113. #ifdef CONFIG_X86_5LEVEL
  114. orl $X86_CR4_LA57, %ecx
  115. #endif
  116. movq %rcx, %cr4
  117. /* Setup early boot stage 4-/5-level pagetables. */
  118. addq phys_base(%rip), %rax
  119. movq %rax, %cr3
  120. /* Ensure I am executing from virtual addresses */
  121. movq $1f, %rax
  122. ANNOTATE_RETPOLINE_SAFE
  123. jmp *%rax
  124. 1:
  125. UNWIND_HINT_EMPTY
  126. /* Check if nx is implemented */
  127. movl $0x80000001, %eax
  128. cpuid
  129. movl %edx,%edi
  130. /* Setup EFER (Extended Feature Enable Register) */
  131. movl $MSR_EFER, %ecx
  132. rdmsr
  133. btsl $_EFER_SCE, %eax /* Enable System Call */
  134. btl $20,%edi /* No Execute supported? */
  135. jnc 1f
  136. btsl $_EFER_NX, %eax
  137. btsq $_PAGE_BIT_NX,early_pmd_flags(%rip)
  138. 1: wrmsr /* Make changes effective */
  139. /* Setup cr0 */
  140. movl $CR0_STATE, %eax
  141. /* Make changes effective */
  142. movq %rax, %cr0
  143. /* Setup a boot time stack */
  144. movq initial_stack(%rip), %rsp
  145. /* zero EFLAGS after setting rsp */
  146. pushq $0
  147. popfq
  148. /*
  149. * We must switch to a new descriptor in kernel space for the GDT
  150. * because soon the kernel won't have access anymore to the userspace
  151. * addresses where we're currently running on. We have to do that here
  152. * because in 32bit we couldn't load a 64bit linear address.
  153. */
  154. lgdt early_gdt_descr(%rip)
  155. /* set up data segments */
  156. xorl %eax,%eax
  157. movl %eax,%ds
  158. movl %eax,%ss
  159. movl %eax,%es
  160. /*
  161. * We don't really need to load %fs or %gs, but load them anyway
  162. * to kill any stale realmode selectors. This allows execution
  163. * under VT hardware.
  164. */
  165. movl %eax,%fs
  166. movl %eax,%gs
  167. /* Set up %gs.
  168. *
  169. * The base of %gs always points to the bottom of the irqstack
  170. * union. If the stack protector canary is enabled, it is
  171. * located at %gs:40. Note that, on SMP, the boot cpu uses
  172. * init data section till per cpu areas are set up.
  173. */
  174. movl $MSR_GS_BASE,%ecx
  175. movl initial_gs(%rip),%eax
  176. movl initial_gs+4(%rip),%edx
  177. wrmsr
  178. /* rsi is pointer to real mode structure with interesting info.
  179. pass it to C */
  180. movq %rsi, %rdi
  181. .Ljump_to_C_code:
  182. /*
  183. * Jump to run C code and to be on a real kernel address.
  184. * Since we are running on identity-mapped space we have to jump
  185. * to the full 64bit address, this is only possible as indirect
  186. * jump. In addition we need to ensure %cs is set so we make this
  187. * a far return.
  188. *
  189. * Note: do not change to far jump indirect with 64bit offset.
  190. *
  191. * AMD does not support far jump indirect with 64bit offset.
  192. * AMD64 Architecture Programmer's Manual, Volume 3: states only
  193. * JMP FAR mem16:16 FF /5 Far jump indirect,
  194. * with the target specified by a far pointer in memory.
  195. * JMP FAR mem16:32 FF /5 Far jump indirect,
  196. * with the target specified by a far pointer in memory.
  197. *
  198. * Intel64 does support 64bit offset.
  199. * Software Developer Manual Vol 2: states:
  200. * FF /5 JMP m16:16 Jump far, absolute indirect,
  201. * address given in m16:16
  202. * FF /5 JMP m16:32 Jump far, absolute indirect,
  203. * address given in m16:32.
  204. * REX.W + FF /5 JMP m16:64 Jump far, absolute indirect,
  205. * address given in m16:64.
  206. */
  207. pushq $.Lafter_lret # put return address on stack for unwinder
  208. xorq %rbp, %rbp # clear frame pointer
  209. movq initial_code(%rip), %rax
  210. pushq $__KERNEL_CS # set correct cs
  211. pushq %rax # target address in negative space
  212. lretq
  213. .Lafter_lret:
  214. END(secondary_startup_64)
  215. #include "verify_cpu.S"
  216. #ifdef CONFIG_HOTPLUG_CPU
  217. /*
  218. * Boot CPU0 entry point. It's called from play_dead(). Everything has been set
  219. * up already except stack. We just set up stack here. Then call
  220. * start_secondary() via .Ljump_to_C_code.
  221. */
  222. ENTRY(start_cpu0)
  223. movq initial_stack(%rip), %rsp
  224. UNWIND_HINT_EMPTY
  225. jmp .Ljump_to_C_code
  226. ENDPROC(start_cpu0)
  227. #endif
  228. /* Both SMP bootup and ACPI suspend change these variables */
  229. __REFDATA
  230. .balign 8
  231. GLOBAL(initial_code)
  232. .quad x86_64_start_kernel
  233. GLOBAL(initial_gs)
  234. .quad INIT_PER_CPU_VAR(irq_stack_union)
  235. GLOBAL(initial_stack)
  236. /*
  237. * The SIZEOF_PTREGS gap is a convention which helps the in-kernel
  238. * unwinder reliably detect the end of the stack.
  239. */
  240. .quad init_thread_union + THREAD_SIZE - SIZEOF_PTREGS
  241. __FINITDATA
  242. __INIT
  243. ENTRY(early_idt_handler_array)
  244. i = 0
  245. .rept NUM_EXCEPTION_VECTORS
  246. .if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0
  247. UNWIND_HINT_IRET_REGS
  248. pushq $0 # Dummy error code, to make stack frame uniform
  249. .else
  250. UNWIND_HINT_IRET_REGS offset=8
  251. .endif
  252. pushq $i # 72(%rsp) Vector number
  253. jmp early_idt_handler_common
  254. UNWIND_HINT_IRET_REGS
  255. i = i + 1
  256. .fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc
  257. .endr
  258. UNWIND_HINT_IRET_REGS offset=16
  259. END(early_idt_handler_array)
  260. early_idt_handler_common:
  261. /*
  262. * The stack is the hardware frame, an error code or zero, and the
  263. * vector number.
  264. */
  265. cld
  266. incl early_recursion_flag(%rip)
  267. /* The vector number is currently in the pt_regs->di slot. */
  268. pushq %rsi /* pt_regs->si */
  269. movq 8(%rsp), %rsi /* RSI = vector number */
  270. movq %rdi, 8(%rsp) /* pt_regs->di = RDI */
  271. pushq %rdx /* pt_regs->dx */
  272. pushq %rcx /* pt_regs->cx */
  273. pushq %rax /* pt_regs->ax */
  274. pushq %r8 /* pt_regs->r8 */
  275. pushq %r9 /* pt_regs->r9 */
  276. pushq %r10 /* pt_regs->r10 */
  277. pushq %r11 /* pt_regs->r11 */
  278. pushq %rbx /* pt_regs->bx */
  279. pushq %rbp /* pt_regs->bp */
  280. pushq %r12 /* pt_regs->r12 */
  281. pushq %r13 /* pt_regs->r13 */
  282. pushq %r14 /* pt_regs->r14 */
  283. pushq %r15 /* pt_regs->r15 */
  284. UNWIND_HINT_REGS
  285. cmpq $14,%rsi /* Page fault? */
  286. jnz 10f
  287. GET_CR2_INTO(%rdi) /* Can clobber any volatile register if pv */
  288. call early_make_pgtable
  289. andl %eax,%eax
  290. jz 20f /* All good */
  291. 10:
  292. movq %rsp,%rdi /* RDI = pt_regs; RSI is already trapnr */
  293. call early_fixup_exception
  294. 20:
  295. decl early_recursion_flag(%rip)
  296. jmp restore_regs_and_return_to_kernel
  297. END(early_idt_handler_common)
  298. __INITDATA
  299. .balign 4
  300. GLOBAL(early_recursion_flag)
  301. .long 0
  302. #define NEXT_PAGE(name) \
  303. .balign PAGE_SIZE; \
  304. GLOBAL(name)
  305. #ifdef CONFIG_PAGE_TABLE_ISOLATION
  306. /*
  307. * Each PGD needs to be 8k long and 8k aligned. We do not
  308. * ever go out to userspace with these, so we do not
  309. * strictly *need* the second page, but this allows us to
  310. * have a single set_pgd() implementation that does not
  311. * need to worry about whether it has 4k or 8k to work
  312. * with.
  313. *
  314. * This ensures PGDs are 8k long:
  315. */
  316. #define PTI_USER_PGD_FILL 512
  317. /* This ensures they are 8k-aligned: */
  318. #define NEXT_PGD_PAGE(name) \
  319. .balign 2 * PAGE_SIZE; \
  320. GLOBAL(name)
  321. #else
  322. #define NEXT_PGD_PAGE(name) NEXT_PAGE(name)
  323. #define PTI_USER_PGD_FILL 0
  324. #endif
  325. /* Automate the creation of 1 to 1 mapping pmd entries */
  326. #define PMDS(START, PERM, COUNT) \
  327. i = 0 ; \
  328. .rept (COUNT) ; \
  329. .quad (START) + (i << PMD_SHIFT) + (PERM) ; \
  330. i = i + 1 ; \
  331. .endr
  332. __INITDATA
  333. NEXT_PGD_PAGE(early_top_pgt)
  334. .fill 511,8,0
  335. #ifdef CONFIG_X86_5LEVEL
  336. .quad level4_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  337. #else
  338. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  339. #endif
  340. .fill PTI_USER_PGD_FILL,8,0
  341. NEXT_PAGE(early_dynamic_pgts)
  342. .fill 512*EARLY_DYNAMIC_PAGE_TABLES,8,0
  343. .data
  344. #if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH)
  345. NEXT_PGD_PAGE(init_top_pgt)
  346. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  347. .org init_top_pgt + PGD_PAGE_OFFSET*8, 0
  348. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  349. .org init_top_pgt + PGD_START_KERNEL*8, 0
  350. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  351. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  352. .fill PTI_USER_PGD_FILL,8,0
  353. NEXT_PAGE(level3_ident_pgt)
  354. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  355. .fill 511, 8, 0
  356. NEXT_PAGE(level2_ident_pgt)
  357. /* Since I easily can, map the first 1G.
  358. * Don't set NX because code runs from these pages.
  359. */
  360. PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
  361. #else
  362. NEXT_PGD_PAGE(init_top_pgt)
  363. .fill 512,8,0
  364. .fill PTI_USER_PGD_FILL,8,0
  365. #endif
  366. #ifdef CONFIG_X86_5LEVEL
  367. NEXT_PAGE(level4_kernel_pgt)
  368. .fill 511,8,0
  369. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  370. #endif
  371. NEXT_PAGE(level3_kernel_pgt)
  372. .fill L3_START_KERNEL,8,0
  373. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  374. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  375. .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  376. NEXT_PAGE(level2_kernel_pgt)
  377. /*
  378. * 512 MB kernel mapping. We spend a full page on this pagetable
  379. * anyway.
  380. *
  381. * The kernel code+data+bss must not be bigger than that.
  382. *
  383. * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
  384. * If you want to increase this then increase MODULES_VADDR
  385. * too.)
  386. */
  387. PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
  388. KERNEL_IMAGE_SIZE/PMD_SIZE)
  389. NEXT_PAGE(level2_fixmap_pgt)
  390. .fill (512 - 4 - FIXMAP_PMD_NUM),8,0
  391. pgtno = 0
  392. .rept (FIXMAP_PMD_NUM)
  393. .quad level1_fixmap_pgt + (pgtno << PAGE_SHIFT) - __START_KERNEL_map \
  394. + _PAGE_TABLE_NOENC;
  395. pgtno = pgtno + 1
  396. .endr
  397. /* 6 MB reserved space + a 2MB hole */
  398. .fill 4,8,0
  399. NEXT_PAGE(level1_fixmap_pgt)
  400. .rept (FIXMAP_PMD_NUM)
  401. .fill 512,8,0
  402. .endr
  403. #undef PMDS
  404. .data
  405. .align 16
  406. .globl early_gdt_descr
  407. early_gdt_descr:
  408. .word GDT_ENTRIES*8-1
  409. early_gdt_descr_base:
  410. .quad INIT_PER_CPU_VAR(gdt_page)
  411. ENTRY(phys_base)
  412. /* This must match the first entry in level2_kernel_pgt */
  413. .quad 0x0000000000000000
  414. EXPORT_SYMBOL(phys_base)
  415. #include "../../x86/xen/xen-head.S"
  416. __PAGE_ALIGNED_BSS
  417. NEXT_PAGE(empty_zero_page)
  418. .skip PAGE_SIZE
  419. EXPORT_SYMBOL(empty_zero_page)