cache.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * linux/arch/m68k/mm/cache.c
  4. *
  5. * Instruction cache handling
  6. *
  7. * Copyright (C) 1995 Hamish Macdonald
  8. */
  9. #include <linux/module.h>
  10. #include <asm/pgalloc.h>
  11. #include <asm/traps.h>
  12. static unsigned long virt_to_phys_slow(unsigned long vaddr)
  13. {
  14. if (CPU_IS_060) {
  15. unsigned long paddr;
  16. /* The PLPAR instruction causes an access error if the translation
  17. * is not possible. To catch this we use the same exception mechanism
  18. * as for user space accesses in <asm/uaccess.h>. */
  19. asm volatile (".chip 68060\n"
  20. "1: plpar (%0)\n"
  21. ".chip 68k\n"
  22. "2:\n"
  23. ".section .fixup,\"ax\"\n"
  24. " .even\n"
  25. "3: sub.l %0,%0\n"
  26. " jra 2b\n"
  27. ".previous\n"
  28. ".section __ex_table,\"a\"\n"
  29. " .align 4\n"
  30. " .long 1b,3b\n"
  31. ".previous"
  32. : "=a" (paddr)
  33. : "0" (vaddr));
  34. return paddr;
  35. } else if (CPU_IS_040) {
  36. unsigned long mmusr;
  37. asm volatile (".chip 68040\n\t"
  38. "ptestr (%1)\n\t"
  39. "movec %%mmusr, %0\n\t"
  40. ".chip 68k"
  41. : "=r" (mmusr)
  42. : "a" (vaddr));
  43. if (mmusr & MMU_R_040)
  44. return (mmusr & PAGE_MASK) | (vaddr & ~PAGE_MASK);
  45. } else {
  46. unsigned short mmusr;
  47. unsigned long *descaddr;
  48. asm volatile ("ptestr %3,%2@,#7,%0\n\t"
  49. "pmove %%psr,%1"
  50. : "=a&" (descaddr), "=m" (mmusr)
  51. : "a" (vaddr), "d" (get_fs().seg));
  52. if (mmusr & (MMU_I|MMU_B|MMU_L))
  53. return 0;
  54. descaddr = phys_to_virt((unsigned long)descaddr);
  55. switch (mmusr & MMU_NUM) {
  56. case 1:
  57. return (*descaddr & 0xfe000000) | (vaddr & 0x01ffffff);
  58. case 2:
  59. return (*descaddr & 0xfffc0000) | (vaddr & 0x0003ffff);
  60. case 3:
  61. return (*descaddr & PAGE_MASK) | (vaddr & ~PAGE_MASK);
  62. }
  63. }
  64. return 0;
  65. }
  66. /* Push n pages at kernel virtual address and clear the icache */
  67. /* RZ: use cpush %bc instead of cpush %dc, cinv %ic */
  68. void flush_icache_range(unsigned long address, unsigned long endaddr)
  69. {
  70. if (CPU_IS_COLDFIRE) {
  71. unsigned long start, end;
  72. start = address & ICACHE_SET_MASK;
  73. end = endaddr & ICACHE_SET_MASK;
  74. if (start > end) {
  75. flush_cf_icache(0, end);
  76. end = ICACHE_MAX_ADDR;
  77. }
  78. flush_cf_icache(start, end);
  79. } else if (CPU_IS_040_OR_060) {
  80. address &= PAGE_MASK;
  81. do {
  82. asm volatile ("nop\n\t"
  83. ".chip 68040\n\t"
  84. "cpushp %%bc,(%0)\n\t"
  85. ".chip 68k"
  86. : : "a" (virt_to_phys_slow(address)));
  87. address += PAGE_SIZE;
  88. } while (address < endaddr);
  89. } else {
  90. unsigned long tmp;
  91. asm volatile ("movec %%cacr,%0\n\t"
  92. "orw %1,%0\n\t"
  93. "movec %0,%%cacr"
  94. : "=&d" (tmp)
  95. : "di" (FLUSH_I));
  96. }
  97. }
  98. EXPORT_SYMBOL(flush_icache_range);
  99. void flush_icache_user_range(struct vm_area_struct *vma, struct page *page,
  100. unsigned long addr, int len)
  101. {
  102. if (CPU_IS_COLDFIRE) {
  103. unsigned long start, end;
  104. start = addr & ICACHE_SET_MASK;
  105. end = (addr + len) & ICACHE_SET_MASK;
  106. if (start > end) {
  107. flush_cf_icache(0, end);
  108. end = ICACHE_MAX_ADDR;
  109. }
  110. flush_cf_icache(start, end);
  111. } else if (CPU_IS_040_OR_060) {
  112. asm volatile ("nop\n\t"
  113. ".chip 68040\n\t"
  114. "cpushp %%bc,(%0)\n\t"
  115. ".chip 68k"
  116. : : "a" (page_to_phys(page)));
  117. } else {
  118. unsigned long tmp;
  119. asm volatile ("movec %%cacr,%0\n\t"
  120. "orw %1,%0\n\t"
  121. "movec %0,%%cacr"
  122. : "=&d" (tmp)
  123. : "di" (FLUSH_I));
  124. }
  125. }